# MP2762A



# I<sup>2</sup>C-Controlled 6A Buck or Boost Charger with NVDC Power Managment and USB OTG for 2 Cells in Series Battery Applications

# DESCRIPTION

The MP2762A is a highly integrated buck or boost charger IC with narrow voltage DC (NVDC) power path management and USB Onthe-Go (OTG) for battery packs with two cells in series. All power MOSFETs are integrated to provide a compact system solution size.

The IC can accept a wide range of input voltages for charging, with a maximum of 21V. The device has two operating modes during the charging process: boost charging mode when the input voltage is below 5.75V, and buck charging mode when the input voltage exceeds 8.5V.

With the I<sup>2</sup>C interface, the MP2762A can be flexibly configured to set the parameters in both charging mode and OTG mode. Parameters include the input current limit, input voltage limit, charging current, battery-full voltage, and safety charge timer. It can also provide the operation status through status and fault registers.

To guarantee safe operation, the IC limits the die temperature to a preset value of 120°C. Other safety features include input over-voltage protection (OVP), battery OVP, system OVP, thermal shutdown. battery temperature protection, and a configured timer to prevent prolonged charging of a dead battery.

To comply with IMVP8 specifications, the IC provides three analog output pins for system power (PSYS), input current (IAM), and battery current (IBM). It also has a processor hot indication pin (PROCHOT) for system power control.

The NVDC power path management regulates the system voltage within a narrow DC range to provide an optimized system bus voltage for the rails at the system bus. With this feature, the system can continue operating even when the battery is completely depleted or removed.

The MP2762A is available in a QFN-30 (4mmx5mm) package.

# FEATURES

- Buck or Boost Charger for Battery Packs • with Two Cells in Series
- **NVDC** Power Management •
- All MOSFETs Integrated •
- 4V to 21V Operation Voltage Range •
- Up to 28V (20ns) Sustainable Input Voltage •
- **Dual-Phase Interleaving in Buck Charging** • Mode
- **Configurable Input Voltage Limit** •
- Up to 6A Configurable Input Current Limit •
- Up to 6A Configurable Charge Current •
- Configurable Battery-Full Voltage Up to 9V •
- System Power Indication via PSYS Pin •
- Input Current and Battery Current • Monitoring via IAM and IBM Pins
- Input Over-Voltage Protection (OVP) •
- **Battery Temperature Protection** •
- Battery Over-Voltage Protection (OVP) •
- System Over-Voltage Protection (OVP) •
- Configurable Safety Charge Timer •
- Thermal Regulation and Thermal Shutdown
- 600kHz, 800kHz, and 1MHz Configurable Switching Frequency for Each Phase
- Input Power Source Status Indication Pin
- I<sup>2</sup>C Interface to Support Flexible Parameter Control
- Comprehensive Fault and Status Reporting in Register
- Up to 5V/3A USB On-the-Go (OTG) •
- Configurable Output Current Limit OTG Mode
- Short-Circuit Protection (SCP) in OTG Mode •
- Available in a QFN-30 (4mmx5mm) Package

# APPLICATIONS

- Smartphones with Two Cells in Series •
- **Bluetooth Speakers**
- **Portable Gimbals**

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION CIRCUIT**





## **ORDERING INFORMATION**

| Part Number*     | Package          | Top Marking | MSL Rating |
|------------------|------------------|-------------|------------|
| MP2762AGV-xxxx** | QFN-30 (4mmx5mm) | See Below   | 1          |
| EVKT-MP2762A     | Evaluation Kit   | See Below   | 1          |

\* For Tape & Reel, add suffix -Z (e.g. MP2762AGV-xxxx-Z).

\*\* "xxxx" is the configuration code identifier for the register settings. For the default case, the number is "-0000." Each "x" can be a hexadecimal value between 0 and F. Work with an MPS FAE to create this unique number, even if ordering the "-0000" code.

> TOP MARKING <u>MPSYWW</u> M2762A LLLLLL

MPS: MPS prefix Y: Year code WW: Week code M2762A: Part number LLLLLL: Lot number

# **EVALUATION KIT EVKT-MP2762A**

EVKT-MP2762A kit contents (items below can be ordered separately):

| # | Part Number            | Item                                                                                              | Quantity |
|---|------------------------|---------------------------------------------------------------------------------------------------|----------|
| 1 | EV2762A-V-00A          | MP2762A-0000 evaluation board                                                                     | 1        |
| 2 | EVKT-USBI2C-02-<br>BAG | Includes one USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1        |
| 3 | Online resources       | Include datasheet, user guide, product brief, and GUI                                             | 1        |

#### Order directly from MonolithicPower.com or our distributors.







#### **TOP VIEW** VMAX\_BST AGND ACOK BST2 BST1 VCC AN IAP 26 30 29 28 27 25 24 23 IN 22 IN 1 VNTC 2 21 SW1 3 20 SW2 NTC PGND 19 PGND 4 OTG 5 18 SW3 SYS 6 17 SYS BATT 7 16 BATT 10 11 12 13 14 15 ဖ œ

## **PACKAGE REFERENCE**

PROCHOT

SDA SCL

Z

PSYS

QFN-30 (4mmx5mm)

IBM IAM BST3



# **PIN FUNCTIONS**

| Pin # | Name           | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 22 | IN             | Power input pin. IN is the IC's power input from either an adapter or USB.                                                                                                                                                                                                                                                                                                                      |
| 2     | VNTC/<br>CMOUT | <b>NTC network pull-up voltage.</b> Pull-up voltage of the NTC comparator resistor divider for both the feedback and the reference. This pin can be also configured as an independent comparator output via the I <sup>2</sup> C interface.                                                                                                                                                     |
| 3     | NTC/<br>BATDET | <b>Negative temperature coefficient (NTC) thermistor input.</b> Connect a negative temperature coefficient thermistor from NTC to AGND. Program the hot and cold temperature window with a resistor divider from VNTC to NTC to AGND. Charging is suspended when NTC is out of its range. This pin also can be configured for the battery detection terminal by the I <sup>2</sup> C interface. |
| 4, 19 | PGND           | Power ground.                                                                                                                                                                                                                                                                                                                                                                                   |
| 5     | OTG/<br>CMIN   | <b>USB On-the-Go (OTG) enable control.</b> This pin can also be configured as the independent comparator input pin via the I <sup>2</sup> C interface. OTG is enabled via the internal register bit when this pin is configured to CMIN.                                                                                                                                                        |
| 6, 17 | SYS            | <b>System output.</b> Connect a 5 x $22\mu$ F ceramic capacitor from SYS to PGND, and place it as close as possible to the IC.                                                                                                                                                                                                                                                                  |
| 7, 16 | BATT           | Battery positive terminal. Connect a $2 \times 22\mu$ F ceramic capacitor from BATT to PGND, and place it as close as possible to the IC.                                                                                                                                                                                                                                                       |
| 8     | PROCHOT        | <b>Processor hot interrupt output.</b> This pin is an open-drain structure. It is pulled to AGND when the PROCHOT signal asserts, and floats when a PROCHOT event is not occurring. This pin must be pulled up externally.                                                                                                                                                                      |
| 9     | INT            | <b>Open-drain interrupt output.</b> The INT pin can send the charging status and fault interruptions to the host. It must be pulled up externally.                                                                                                                                                                                                                                              |
| 10    | SDA            | I <sup>2</sup> C interface data line. Connect SDA to the logic rail through a $10k\Omega$ resistor.                                                                                                                                                                                                                                                                                             |
| 11    | SCL            | I <sup>2</sup> C interface clock line. Connect SCL to the logic rail through a $10k\Omega$ resistor.                                                                                                                                                                                                                                                                                            |
| 12    | PSYS           | <b>System power indication pin.</b> This pin outputs a current source that is proportional to the total system power.                                                                                                                                                                                                                                                                           |
| 13    | IBM            | <b>Battery current-sense output.</b> IBM outputs a voltage that is proportional to the battery charge current or battery discharger current.                                                                                                                                                                                                                                                    |
| 14    | IAM            | <b>Input current-sense output.</b> IAM outputs a voltage that is proportional to the input current.                                                                                                                                                                                                                                                                                             |
| 15    | BST3           | <b>Bootstrap for boost phase</b> . Connect a 470nF bootstrap capacitor between the BST3 and SW3 pins to form a floating supply across the power switch driver. This drives the power MOSFET's gate above the supply voltage.                                                                                                                                                                    |
| 18    | SW3            | Boost phase switching node.                                                                                                                                                                                                                                                                                                                                                                     |
| 20    | SW2            | Buck phase 2 switching node.                                                                                                                                                                                                                                                                                                                                                                    |
| 21    | SW1            | Buck phase 1 switching node.                                                                                                                                                                                                                                                                                                                                                                    |
| 23    | BST1           | <b>Bootstrap for buck phase 1</b> . Connect a 470nF bootstrap capacitor between the BST1 and SW1 pins to form a floating supply across the power switch driver. This drives the power MOSFET's gate above the supply voltage.                                                                                                                                                                   |
| 24    | BST2           | <b>Bootstrap for buck phase 2</b> . Connect a 470nF bootstrap capacitor between the BST2 and SW2 pins to form a floating supply across the power switch driver. This drives the power MOSFET's gate above the supply voltage.                                                                                                                                                                   |
| 25    | VMAX_BST       | <b>Charge pump output.</b> Connect a 100nF ceramic capacitor in series with a $100\Omega$ resistor from VMAX_BST to PGND, and place it as close as possible to the IC.                                                                                                                                                                                                                          |



| Pin # | Name | Description                                                                                                                                                                                                                                |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26    | VCC  | <b>VCC LDO output.</b> VCC can provide 3.6V/50mA for internal circuits, as well as the pull-<br>up voltage for the open-drain pin. Connect a $10\mu$ F ceramic capacitor from VCC to<br>AGND, and place it as close as possible to the IC. |
| 27    | AGND | Analog ground.                                                                                                                                                                                                                             |
| 28    | ACOK | <b>Input power present indication.</b> This pin is an open-drain structure that must be pulled up externally.                                                                                                                              |
| 29    | IAP  | Input current-sense positive terminal.                                                                                                                                                                                                     |
| 30    | IAN  | Input current-sense negative terminal.                                                                                                                                                                                                     |

## PIN FUNCTIONS (continued)

# ABSOLUTE MAXIMUM RATINGS (1)

| IN, IAN, IAP to PGND (20ns)  | 0.3V to +28V                             |
|------------------------------|------------------------------------------|
| IN, IAN, IAP to PGND (DC)    |                                          |
| SYS to PGND                  | 0.3V to +24V                             |
| VMAX_BST to PGND             | 0V to 26V                                |
| BATT to PGND                 | 0.3V to +24V                             |
| SW1/SW2 to PGND (20ns)       | 2V to +28V                               |
| SW1/SW2 to PGND (DC)         | 0.3V to +24V                             |
| SW3 to PGND                  | 0.3V to +24V                             |
| BST1 to PGND                 | .SW1 to SW1 + 5V                         |
| BST2 to PGND                 | .SW2 to SW2 + 5V                         |
| BST3 to PGND                 | .SW3 to SW3 + 5V                         |
| All other pins to AGND       | 0.3V to +5V                              |
| Continuous power dissipation | n (T <sub>A</sub> = 25°C) <sup>(2)</sup> |
|                              |                                          |
| Junction temperature         | 150°C                                    |
| Lead temperature (solder)    | 260°C                                    |
| Storage temperature          |                                          |

## ESD Ratings

| Human body model (HBM)     | .2000V |
|----------------------------|--------|
| Charged device model (CDM) | 750V   |

## **Recommended Operating Conditions** <sup>(3)</sup>

| Supply voltage (V <sub>IN</sub> )             | 4V to 21V |
|-----------------------------------------------|-----------|
| Input current                                 | Up to 6A  |
| Charge current                                | Up to 6A  |
| Discharge current via battery FET (DC         | ;)        |
|                                               | Up to 14A |
| Battery voltage                               | Up to 9V  |
| Operating junction temp (T <sub>J</sub> )40°C | to +125°C |

## Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = ( $T_J$  (MAX) -  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# ELECTRICAL CHARACTERISTICS (5)

| Parameter                                                      | Symbol                       | Condition                        | Min  | Тур  | Max  | Units |
|----------------------------------------------------------------|------------------------------|----------------------------------|------|------|------|-------|
| Input Power Characteristics                                    |                              |                                  |      |      | -    |       |
| Input under-voltage lockout threshold                          | $V_{\text{IN}\_\text{UVLO}}$ | V <sub>IN</sub> falling          | 3.45 | 3.68 | 3.87 | V     |
| Input under-voltage lockout hysteresis                         |                              | V <sub>IN</sub> rising           |      | 350  |      | mV    |
| Input under-voltage lockout recovery deglitch time             |                              | V <sub>IN</sub> rising           |      | 30   |      | ms    |
| V <sub>IN</sub> power-on reset (POR)                           | $V_{\text{IN}\_\text{POR}}$  | V <sub>IN</sub> rising           |      | 3.17 |      | V     |
| V <sub>IN</sub> POR hysteresis                                 |                              | V <sub>IN</sub> falling          |      | 620  |      | mV    |
| Input over-voltage lockout threshold                           | Vin_ovlo                     | V <sub>IN</sub> rising           | 23   | 24   | 25   | V     |
| Input over-voltage lockout hysteresis                          |                              | V <sub>IN</sub> falling          | 1.55 | 1.66 | 1.78 | V     |
| DC/DC Converter                                                |                              |                                  |      |      |      |       |
| Input obutdown ourront                                         | laurau                       | $V_{IN} = 5V, Q1-Q6$ are off     |      |      | 9.5  | mA    |
| Input shutdown current                                         | SHDN                         | $V_{IN} = 20V, Q1-Q6$ are off    |      |      | 9.5  | mA    |
| VCC LDO output voltage                                         | Vvcc                         | $V_{IN} = 5V$ , $I_{VCC} = 10mA$ | 3.4  | 3.6  | 3.73 | V     |
| VCC LDO current limit                                          | Ivcc                         | $V_{IN} = 5V, V_{BATT} = 7.8V$   | 50   |      |      | mA    |
| IN to SW1 N-channel<br>MOSFET (Q1) on resistance               | R <sub>ON_Q1</sub>           |                                  |      | 16   |      | mΩ    |
| SW1 to PGND N-channel<br>MOSFET (Q2) on resistance             | Ron_q2                       |                                  |      | 16   |      | mΩ    |
| IN to SW2 N-channel<br>MOSFET (Q3) on resistance               | R <sub>ON_Q3</sub>           |                                  |      | 16   |      | mΩ    |
| SW2 to PGND N-channel<br>MOSFET (Q4) on resistance             | Ron_q4                       |                                  |      | 16   |      | mΩ    |
| SW3 to SYS N-channel<br>MOSFET (Q5) on resistance              | Ron_q5                       |                                  |      | 6    |      | mΩ    |
| SW3 to PGND N-channel<br>MOSFET (Q6) on resistance             | R <sub>ON_R6</sub>           |                                  |      | 16   |      | mΩ    |
| SYS to BATT N-channel<br>MOSFET (Q7) on resistance             | Ron_q7                       |                                  |      | 11   |      | mΩ    |
| Peak current limit for high-side<br>N-channel MOSFET (Q1, Q3)  | I <sub>HS_PK1</sub>          | Buck charging mode               |      | 8.3  |      | А     |
| Valley current limit for low-side<br>N-channel MOSFET (Q2, Q4) | ILS_VL1                      | Buck charging mode               |      | 6.5  |      | А     |
| Peak current limit for low-side<br>N-channel MOSFET (Q6)       | ILS_PK1                      | Boost charging mode              |      | 10.2 |      | А     |
| Valley current limit for high-<br>side N-channel MOSFET (Q5)   | I <sub>HS_VL1</sub>          | Boost charging mode              |      | 7.8  |      | А     |
| Peak current limit for high-side<br>N-channel MOSFET (Q5)      | Iнs_рк2                      | Buck mode, OTG                   |      | 8.2  |      | А     |



| Parameter                                                           | Symbol                                   | Condition                                                                                 | Min   | Тур  | Max   | Units |
|---------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------|-------|------|-------|-------|
| Valley current limit for low-<br>side N-channel MOSFET<br>(Q6)      | Ils_vl2                                  | Buck mode, OTG                                                                            |       | 9.1  |       | A     |
| Peak current limit for low-<br>side N-channel MOSFET<br>(Q2, Q4)    | Ils_pk2                                  | Boost mode, OTG                                                                           |       | 6.5  |       | A     |
| Valley current limit for high-<br>side N-channel MOSFET<br>(Q1, Q3) | IHS_VL2                                  | Boost mode, OTG                                                                           |       | 8.1  |       | A     |
| Battery tracking regulation voltage                                 | Vtrack                                   |                                                                                           | 25    | 100  | 230   | mV    |
| Minimum system regulation voltage                                   | $V_{\text{SYS}\_\text{REG}\_\text{MIN}}$ | REG07H, bits[5:4] = 01                                                                    | 6.87  | 7    | 7.11  | V     |
|                                                                     |                                          | REG0BH, bits[4:3] = 00                                                                    |       | 600  |       |       |
| Operating frequency                                                 | fsw                                      | REG0BH, bits[4:3] = 01                                                                    |       | 800  |       | kHz   |
|                                                                     |                                          | REG0BH, bits[4:3] = 10                                                                    |       | 1000 |       |       |
| System short circuit entry threshold                                |                                          | Boost charge, V <sub>SYS</sub> falling, compare to V <sub>IN</sub>                        | 30    | 168  | 320   | mV    |
| System short circuit exit threshold                                 |                                          | Boost charge, V <sub>SYS</sub> rising, compare to V <sub>IN</sub>                         | 130   | 314  | 500   |       |
| Battery Charger                                                     |                                          |                                                                                           |       |      |       |       |
| Battery charge voltage regulation                                   | Vbatt_reg                                | Depends on the I <sup>2</sup> C setting,<br>default (REG04H, bits[6:1] =<br>100111): 8.4V | 8.337 | 8.4  | 8.463 | V     |
|                                                                     |                                          | Icc = 6A,<br>REG02H, bits[6:0] = 1111000                                                  | 5.6   | 6    | 6.5   | А     |
|                                                                     |                                          | lcc = 3A,<br>REG02H, bits[6:0] = 0111100                                                  | 2.8   | 3    | 3.3   | А     |
| Fast charge current                                                 | lcc                                      | Icc = 2A,<br>REG02H, bits[6:0] = 0101000                                                  | 1.85  | 2    | 2.2   | А     |
|                                                                     |                                          | I <sub>CC</sub> = 1A,<br>REG02H, bits[6:0] = 0010100                                      | 0.91  | 1    | 1.13  | А     |
|                                                                     |                                          | Icc = 0.5A,<br>REG02H, bits[6:0] = 0001010                                                | 0.44  | 0.5  | 0.6   | А     |
| Trickle charge to pre-<br>charge threshold                          | V <sub>BATT_TC</sub>                     | V <sub>BATT</sub> rising                                                                  | 3.92  | 4    | 4.25  | V     |
| Trickle charge to pre-<br>charge threshold<br>hysteresis            |                                          | VBATT falling                                                                             | 450   | 550  | 650   | mV    |
| Trickle charge current                                              | I <sub>TC</sub>                          | VBATT = 1V                                                                                | 60    | 100  | 190   | mA    |
| Home onarge outfell                                                 | ПС                                       | Vbatt = 3V                                                                                | 130   | 188  | 240   | mA    |
| Pre-charge to fast charge                                           |                                          | REG07H, bits[5:4] = 01                                                                    | 6.87  | 7.0  | 7.11  | V     |
| rising threshold                                                    | Veatt and                                | REG07H, bits[5:4] = 11                                                                    | 7.28  | 7.4  | 7.52  | V     |
| Pre-charge to fast charge                                           | Vbatt_pre+                               | REG07H, bits[5:4] = 01                                                                    | 6.66  | 6.8  | 6.9   | V     |
| falling threshold                                                   |                                          | REG07H, bits[5:4] = 11                                                                    | 7.06  | 7.2  | 7.31  | V     |



# ELECTRICAL CHARACTERISTICS (continued)<sup>(5)</sup>

| Parameter                                         | Symbol                | Condition                                                                                | Min  | Тур  | Max  | Units       |
|---------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------|------|------|------|-------------|
|                                                   |                       | V <sub>BATT</sub> = 5V,<br>REG03H, bits[7:4] = 0010                                      | 120  | 180  | 240  | mA          |
|                                                   |                       | V <sub>BATT</sub> = 5V,<br>REG03, bits[7:4] = 0101                                       | 170  | 240  | 310  | mA          |
| Pre-charge current                                | I <sub>PRE</sub>      | V <sub>BATT</sub> = 5V,<br>REG03H, bits[7:4] = 1010                                      | 400  | 540  | 720  | mA          |
|                                                   |                       | V <sub>BATT</sub> = 5V,<br>REG03H, bits[7:4] = 1100                                      | 480  | 660  | 920  | mA          |
|                                                   |                       | V <sub>BATT</sub> = 5V,<br>REG03H, bits[7:4] = 1111                                      | 600  | 840  | 1230 | mA          |
|                                                   |                       | REG03H, bits[3:0] = 0001                                                                 | 30   | 145  | 280  | mA          |
| Termination current                               | ITERM                 | REG03H, bits[3:0] = 0100                                                                 | 280  | 435  | 600  | mA          |
|                                                   |                       | REG03H, bits[3:0] = 1111                                                                 | 1.3  | 1.5  | 1.75 | Α           |
| Auto-recharge battery<br>voltage threshold        | Vrech                 | Below the battery full voltage,<br>REG04H, bit[0] = 1                                    | 150  | 210  | 270  | mV<br>/cell |
| Charge termination deglitch time                  | t <sub>term_dgl</sub> |                                                                                          |      | 1.7  |      | sec         |
| Battery over-voltage threshold                    | VBATT OVP             | VBATT rising, compare to VBATT_REG                                                       |      | 320  |      | mV          |
| Battery over-voltage threshold hysteresis         | V BATT_OVP            |                                                                                          |      | 210  |      | mV          |
| Virtual diode entry threshold                     |                       | Vsys falling, VBATT - Vsys                                                               |      | 25   |      | mV          |
| Virtual diode quit threshold                      |                       | Vsys rising, Vsys - Vbatt                                                                |      | 30   |      | mV          |
| Ideal diode forward voltage in supplement mode    | VFWD                  | 10mA discharge current                                                                   |      | 30   |      | mV          |
| Battery over-current protection in discharge mode | Idschg_oc             | V <sub>IN</sub> = 0V, V <sub>BATT</sub> = 7.6V,<br>OTG disabled, I <sub>SYS</sub> rising | 9    |      |      | А           |
| Input Voltage and Input Cur                       | rent Regula           | ation                                                                                    |      |      |      |             |
|                                                   |                       | REG00H, bits[6:0] = 0001010                                                              | 410  | 470  | 530  | mA          |
| Input current limit                               | IIN_LIM1              | REG00H, bits[6:0] = 0011110                                                              | 1.4  | 1.49 | 1.57 | А           |
|                                                   |                       | REG00H, bits[6:0] = 0111100                                                              | 2.85 | 3    | 3.15 | Α           |
|                                                   |                       | REG01H, bits[7:0] = 00101101                                                             | 4.28 | 4.5  | 4.72 |             |
| Input voltage clamp limit threshold               | VIN_MIN               | REG01H, bits[7:0] = 01010101                                                             | 8.25 | 8.5  | 8.73 | V           |
|                                                   | _                     | REG01H, bits[7:0] = 10010001                                                             | 14.1 | 14.5 | 14.9 |             |
| Battery Temperature Protec                        | tion (NTC J           | JEITA)                                                                                   |      |      |      |             |
| NTC low-temp rising voltage threshold             | Vcold                 | NTC pin voltage rising as a percentage of $V_{\text{NTC}}$                               | 69   | 71.1 | 73.5 | %           |



| Parameter                                        | Symbol              | Condition                                                                                                                                                           | Min  | Тур  | Max  | Units |
|--------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| NTC low-temp threshold<br>hysteresis             |                     | NTC pin voltage falling                                                                                                                                             |      | 0.9  |      | %     |
| NTC cool-temp rising voltage threshold           | V <sub>COOL</sub>   | NTC pin voltage rising as percentage of $V_{NTC}$ , REG0AH, bits[1:0] = 01                                                                                          | 66.5 | 68.9 | 71.5 | %     |
| NTC cool-temp threshold<br>hysteresis            |                     | NTC pin voltage falling                                                                                                                                             |      | 1.3  |      | %     |
| NTC warm-temp falling voltage threshold          | Vwarm               | NTC pin voltage falling as percentage of V <sub>NTC</sub> , REG0AH, bits[3:2] = 01                                                                                  | 54   | 56.1 | 58.5 | %     |
| NTC warm-temp threshold<br>hysteresis            |                     | NTC pin voltage rising                                                                                                                                              |      | 1.2  |      | %     |
| NTC hot-temp falling voltage threshold           | V <sub>HOT</sub>    | NTC pin voltage falling as percentage of $V_{\text{NTC}}$                                                                                                           | 46   | 48.3 | 50.5 | %     |
| NTC hot-temp threshold<br>hysteresis             |                     | NTC pin voltage rising                                                                                                                                              |      | 1.4  |      | %     |
| Thermal Regulation and Prot                      | ection              |                                                                                                                                                                     |      |      |      |       |
| Thermal shutdown rising threshold <sup>(5)</sup> | <b>T</b>            | T <sub>J</sub> rising                                                                                                                                               |      | 150  |      | °C    |
| Thermal shutdown hysteresis                      | T <sub>J_SHDN</sub> | TJ falling                                                                                                                                                          |      | 20   |      | °C    |
| Thermal regulation point <sup>(5)</sup>          | $T_{J\_REG}$        | Pre-charge stage,<br>REG05H, bits[1:0] = 11                                                                                                                         |      | 120  |      | °C    |
| Battery-Only Mode                                |                     |                                                                                                                                                                     |      |      |      |       |
|                                                  |                     | $V_{IN} < V_{IN\_UVLO}$ , $V_{BATT} = 8.4V$ ,<br>BATTFET on, REG0BH bits[1:0] =<br>00 to disable PROCHOT and<br>PSYS/ADC functionality                              |      | 40   | 60   |       |
| Battery leakage current                          | I <sub>BATT_Q</sub> | V <sub>IN</sub> < V <sub>IN_UVLO</sub> , V <sub>BATT</sub> = 8.4V,<br>BATTFET on, REG0BH bits[1:0] =<br>01 to disable PSYS /ADC but<br>enable PROCHOT functionality |      |      | 490  | μA    |
|                                                  |                     | $V_{IN} < V_{IN\_UVLO}, V_{BATT} = 8.4V,$<br>BATTFET on, REG0BH, bits[1:0]<br>= 11 to enable both PSYS/ADC<br>and PROCHOT functionality                             |      |      | 2750 |       |
| Battery operation UVLO                           | VBATT_UVLO          | VBATT falling                                                                                                                                                       |      | 5.2  |      | V     |
| Battery operation UVLO hysteresis                |                     | VBATT rising                                                                                                                                                        |      | 560  |      | mV    |
| OTG Operation                                    |                     |                                                                                                                                                                     |      |      |      |       |
| OTG short-circuit entry threshold                |                     | V <sub>IN</sub> falling, compare to V <sub>SYS</sub>                                                                                                                | 40   | 177  | 340  | mV    |
| OTG short-circuit exit threshold                 |                     | V <sub>IN</sub> rising, compare to V <sub>SYS</sub>                                                                                                                 | 160  | 335  | 520  | mV    |



| Parameter                                         | Symbol   | Condition                                                                                                   | Min   | Тур  | Max   | Units |
|---------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| OTG over-voltage protection threshold             | Votg_ovp | $V_{BATT} = 7.4V, V_{IN_OTG}$ rising, as a percentage of OTG voltage setting, REG0DH, bits[5:4] = 00        |       | 125  |       | %     |
| OTG over-voltage protection threshold hysteresis  |          | $V_{IN\_OTG}$ falling, as a percentage of OTG voltage setting                                               |       | 7.5  |       | %     |
| OTG output voltage                                | Vin_otg  | loтg = 0A,<br>REG06H, bits [6:0] = 0000111                                                                  |       | 5.1  |       | V     |
| OTG output voltage accuracy                       |          | As a percentage of $V_{IN_OTG}$ ,<br>Iotg = 0A                                                              | -2    |      | +2    | %     |
| OTG under-voltage protection threshold            | Votg_uv  | $V_{BATT} = 7.4V, V_{IN_OTG}$ falling, as<br>a percentage of OTG voltage<br>setting, REG0DH, bits[3:2] = 00 |       | 75   |       | %     |
| OTG under-voltage protection threshold hysteresis |          | VIN_OTG rising, as a percentage of OTG voltage setting                                                      |       | 7.5  |       | %     |
|                                                   | louru    | REG07H, bits[3:0] = 0110,<br>V <sub>BATT</sub> = 7.4V                                                       | 1.075 | 1.43 | 1.735 | А     |
| OTG output current limit                          | IOLIM    | REG07H, bits[3:0] = 1100,<br>V <sub>BATT</sub> = 7.4V                                                       | 2.59  | 2.93 | 3.27  | А     |
| IMVP Requirement                                  |          |                                                                                                             |       |      |       |       |
| Monitoring Function                               |          |                                                                                                             |       |      |       |       |
| Input current indication gain                     | VIAM     | RS1 = 10mΩ                                                                                                  |       | 250  |       | mV/A  |
| Input current indication offset                   |          |                                                                                                             |       | 100  |       | mV    |
| Battery current indication gain                   | VIBM     | Charging                                                                                                    |       | 125  |       | mV/A  |
| Battery current indication gain                   |          | Discharging                                                                                                 |       | 62.5 |       | mV/A  |
| Battery current indication                        |          | Charging                                                                                                    |       | 50   |       | mV    |
| offset                                            |          | Discharging, $I_{BATT} = 200 \text{mA}$                                                                     |       | 6.5  |       | mV    |
| System Power Monitor                              |          |                                                                                                             |       |      |       |       |
| System power indicator full scale                 |          | 256 steps                                                                                                   |       | 100  |       | μA    |
| Processor HOT Interruption                        |          |                                                                                                             |       |      |       | _     |
| System UV PROCHOT                                 |          | REG0DH, bits[1:0] = 01,<br>V <sub>SYS</sub> falling                                                         |       | 5.84 |       | V     |
| System UV PROCHOT<br>hysteresis                   |          |                                                                                                             |       | 160  |       | mV    |
| Battery discharge OC<br>PROCHOT                   |          | REG0CH, bits[7:5] = 110,<br>$I_{BATT}$ increasing                                                           |       | 12   |       | А     |
| Discharge OC PROCHOT deglitch time                |          |                                                                                                             |       | 25   |       | μs    |
| Input current OC PROCHOT                          |          | REG12H, bits[6:3] = 1010,<br>I <sub>IN</sub> increasing                                                     |       | 8.2  |       | А     |



#### $V_{IN} = 5.0V$ , $V_{BATT} = 7.4V$ , RS1 = 10m $\Omega$ , $T_A = 25^{\circ}C$ , unless otherwise noted.

| Parameter                                                    | Symbol           | Condition                            | Min | Тур  | Max | Units |
|--------------------------------------------------------------|------------------|--------------------------------------|-----|------|-----|-------|
| General Comparator                                           |                  | •                                    |     |      |     |       |
| General comparator reference                                 |                  | REG0CH, bit[0] = 0                   |     | 1.22 |     | V     |
| General comparator<br>hysteresis                             |                  |                                      | 40  | 110  | 180 | mV    |
| General comparator output<br>open-drain MOSFET<br>resistance |                  |                                      |     | 200  |     | Ω     |
| Battery Missing Detection                                    |                  | · ·                                  |     |      |     |       |
| Battery absent threshold                                     |                  |                                      |     | 1.6  |     | V     |
| Battery absent hysteresis                                    |                  |                                      |     | 10   |     | mV    |
| ADC Performance                                              |                  |                                      |     |      |     |       |
| Sample rate                                                  |                  |                                      |     | 50   |     | kHz   |
| ADC resolution                                               |                  |                                      |     | 10   |     | bits  |
| ADC reference                                                |                  |                                      |     | 1.6  |     | V     |
| Logic I/O Pin Characteristic                                 | cs               |                                      |     |      |     |       |
| Logic low voltage threshold                                  | VL               |                                      |     |      | 0.4 | V     |
| Logic high voltage threshold                                 | V <sub>H</sub>   |                                      | 1.3 |      |     | V     |
| I <sup>2</sup> C Interface (SDA, SCL)                        |                  |                                      |     |      |     |       |
| Input high threshold level                                   |                  | $V_{PULL_{UP}} = 1.8V$ , SDA and SCL | 1.3 |      |     | V     |
| Input low threshold level                                    |                  | $V_{PULL_{UP}} = 1.8V$ , SDA and SCL |     |      | 0.4 | V     |
| Output low threshold level                                   |                  | ISINK = 5mA                          |     |      | 0.4 | V     |
| I <sup>2</sup> C clock frequency                             | f <sub>SCL</sub> |                                      |     |      | 400 | kHz   |
| Timer Specifications                                         |                  |                                      |     |      |     |       |
| Digital clock                                                | fdig             | VCC LDO enabled                      | 4.5 | 5    | 5.5 | MHz   |
| Watchdog timer                                               | twdt             | REG09H, bits[5:4] = 11               |     | 160  |     | sec   |
| Short circuit recovery time                                  |                  |                                      |     | 25.6 |     | ms    |
| Trickle charge and pre-<br>charge timer                      |                  |                                      |     | 1    |     | hrs   |
| Total charger timer                                          | t <sub>TMR</sub> | REG09H, bits[2:1] = 11               |     | 20   |     | hrs   |

Note:

5) Guaranteed by design.



# **TYPICAL CHARACTERISTICS**





# **TYPICAL CHARACTERISTICS** (continued)





# **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN} = 5V$ ,  $V_{BATT} = 0V$  to 8.4V,  $I_{CC} = 2A$ ,  $I_{IN\_LIM1} = I_{IN\_LIM2} = 3A$ ,  $V_{IN\_MIN} = 4.5V$ ,  $f_{SW} = 600$ kHz,  $L1 = L2 = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.



**TC Charge Steady State** 









MP2762A Rev. 1.1 7/14/2023 MPS



 $V_{IN} = 5V$ ,  $V_{BATT} = 0V$  to 8.4V,  $I_{CC} = 2A$ ,  $I_{IN\_LIM1} = I_{IN\_LIM2} = 3A$ ,  $V_{IN\_MIN} = 4.5V$ ,  $f_{SW} = 600$ kHz,  $L1 = L2 = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.



**TC Charge Steady State** 

















 $V_{IN} = 5V$ ,  $V_{BATT} = 0V$  to 8.4V,  $I_{CC} = 2A$ ,  $I_{IN\_LIM1} = I_{IN\_LIM2} = 3A$ ,  $V_{IN\_MIN} = 4.5V$ ,  $f_{SW} = 600$ kHz,  $L1 = L2 = 1.5\mu$ H,  $T_A = 25^{\circ}$ C, unless otherwise noted.



**Boost-to-Buck Transition** 



**Buck-to-Boost Transition** 

 $V_{IN} = 15V$  to 5V,  $V_{BATT} = 7.4V$ 









 $V_{IN} = 5V$ ,  $V_{BATT} = 0V$  to 8.4V,  $I_{CC} = 2A$ ,  $I_{IN\_LIM1} = I_{IN\_LIM2} = 3A$ ,  $V_{IN\_MIN} = 4.5V$ ,  $f_{SW} = 600$ kHz, L1 = L2 = 1.5µH,  $T_A = 25^{\circ}$ C, unless otherwise noted.





EN Start-Up



EN Shutdown

 $V_{IN} = 5V, V_{BATT} = 7.4V$ 









 $V_{IN\_OTG}$  = 5V,  $V_{BATT}$  = 0V to 8.4V,  $I_{OLIM}$  = 3A,  $f_{SW}$  = 600kHz, L1 = L2 = 1.5 $\mu$ H,  $T_A$  = 25°C, unless otherwise noted.





# FUNCTIONAL BLOCK DIAGRAM



Figure 2: Functional Block Diagram



# OPERATION

The MP2762A is a highly integrated buck or boost charger IC with narrow voltage DC (NVDC) power path management and USB Onthe-Go (OTG) for battery packs with two cells in series. All power MOSFETs are integrated to provide a compact system solution size which is easy to use.

The IC can accept a wide range of input voltages (up to 21V) for charging, and it has two operating modes during the charging process: boost charging mode when the input voltage is below 5.75V, and buck charging mode when the input voltage exceeds 8.5V. In buck charging mode, there are two interleaving buck phases (Q1/Q2 and Q3/Q4) to allow for an inductor with a smaller profile while reducing the output current ripple (see Figure 3).



Figure 3: Power MOSFETs' State in Buck Charging Mode

In boost charge mode, two buck phases are in parallel (Q1/Q3) since the high-side MOSFET (HS-FET) is always on in each phase (see Figure 4).



#### Figure 4: Power MOSFETs' State in Boost Charging Mode

The MP2762A can also provide a constant voltage (5V) at the input in USB OTG mode, and it utilizes a single-phase buck converter (Q5/Q6) to provide 5V/3A from the battery pack.

When the input is present, the device operates in charging mode. It automatically measures the battery voltage and charges the battery with four phases: constant current trickle charge, constant current pre-charge, constant current fast charge, and constant voltage charge. Other features include automatic charge termination and auto-recharge. This device also manages the input power, and meets the system's power demands with the integrated input current limit and minimum input voltage regulation function.

When the input is absent, the system is powered by the battery via the integrated battery FET (BATTFET). When the input is present but the input power is limited, the battery supplements the system along with the input.

The NVDC power path management regulates the system voltage within a narrow DC range to provide an optimized system bus voltage for the rails at the system bus. This allows the system to operate even when the battery is completely depleted or removed. When the input source current or voltage limit is reached, the power path management automatically reduces the charge current to meet the priority of the system's power requirements. If the system current increases when the charge current is reduced to zero, supplement mode allows the battery to power the system along with the input power supply.

#### **Operation Modes**

The MP2762A offers bidirectional operation modes: charging mode and On-the-Go (OTG) mode.

When the input is present, the device operates in charging mode. The DC/DC stage in the MP2762A operates as a buck or boost depending on the input voltage. Figure 5 on page 22 shows the DC/DC operation modes for different input voltages. When V<sub>IN</sub> drops below 5.75V, the MP2762A operates as a boost charger with Q1 and Q3 always on. When V<sub>IN</sub> exceeds 8.5V, the MP2762A operates as a buck charger for as long as V<sub>IN</sub> exceeds V<sub>SYS</sub> + 128mV, and Q5 remains on.





Figure 5: Operation Mode in Charging

In charge mode, the MP2762A measures  $V_{IN}$  to automatically monitor the transition between buck and boost operation. When  $V_{IN}$  rises from 5V to 20V, the MP2762A charges the battery first in boost mode, then stops switching unless  $V_{IN}$  goes high enough for the device to operate in buck mode.

When the input is absent, the MP2762A powers the system from the battery through the integrated BATTFET (Q7). The MP2762A also provides a constant 5V voltage at the input terminal with I<sup>2</sup>C control or hardware pin control, which is called USB OTG mode (see Figure 6).



Figure 6: Power FETs State in OTG Mode

If the IC is not working in charging mode or onthe-go (OTG) mode, it enters battery-only mode. Several blocks can be disabled to optimize the battery quiescent current. The BATTFET can be turned off to further minimize the battery quiescent current.

## VCC LDO Output

The VCC LDO supplies the internal bias circuits, as well as the HS-FET and LS-FET gate driver of the DC/DC converter. The pull-up rail of the

open-drain outputs can also be connected to VCC as well. VCC has a 3.6V output and 50mA current capability.

VCC is supplied from either  $V_{IN}$  or  $V_{SYS}$ , depending on which has the higher value. When  $V_{IN}$  or  $V_{SYS}$  exceeds their respective UVLO threshold, then the sleep comparator, battery depletion comparator, and BATTFET driver are active. The I<sup>2</sup>C interface is ready for communication, and all the registers are reset to the default value. The host can access all the registers.

In charging mode, the internal VCC LDO is enabled when the following conditions are valid:

- $V_{IN} > UVLO$  threshold
- Thermal shutdown is not occurring

Particularly when  $V_{IN}$  exceeds  $V_{IN\_UVLO}$  in 5V boost charge mode, the VCC is powered by  $V_{SYS}$  after charge termination.

When the input is absent, the VCC LDO is powered by the battery.

# Input Under-Voltage Lockout (UVLO) and Input Power-On Reset (POR)

The MP2762A has an input power-on reset (POR) voltage threshold. If  $V_{IN}$  drops below  $V_{IN_{POR}}$  and the battery is present, only the BATTFET block (charge pump, battery under-voltage lockout (UVLO), battery over-current protection (OCP)) and I<sup>2</sup>C continue to operate.

The MP2762A also has an input UVLO threshold. If  $V_{IN\_POR} < V_{IN} < V_{IN\_UVLO}$ , the internal control block reference, DAC, and ADC start to operate. However, the power stage is not ready until  $V_{IN} > V_{IN\_UVLO}$ . Then the device can operate in buck or boost charging mode.

## Input Power Status Reporting

The IC qualifies the voltage of the input source before start-up. The input source must meet the following requirements:

•  $V_{IN}VIO < V_{IN} < V_{IN}OVIO$ 

Once the input power source meets the above conditions, the system status register (REG13H, bit[1]) asserts that the input power is good, and the buck or boost converter is ready to operate.



## **ACOK Indication**

ACOK is an open-drain output pin indicating the presence of an adapter. It indicates the charger

is operating normally by pulling ACOK to AGND under the following conditions:

•  $V_{IN} > V_{IN\_UVLO}$ 

### **NVDC Power Path Management**

The MP2762A is designed as a charger with narrow voltage DC (NVDC) power path management, which guarantees the priority of the system power requirement under input plugout or heavy load conditions (see Figure 7).



#### Figure 7: NVDC Power Path Management Structure

When  $V_{BATT} > V_{BATT_UVLO}$  and  $V_{IN} < V_{IN_UVLO}$ , the MP2762A operates in battery-only mode. In this mode, the battery FET fully turns on to power the system using the battery.

When OTG is enabled, the battery supplies power to the input side via the buck converter, as well as the system.

When  $V_{IN_OVLO} > V_{IN} > V_{IN_UVLO}$ , the input power supplies the system and charges the battery if charging is enabled. Due to the NVDC structure,  $V_{SYS}$  always tracks  $V_{BATT}$  when the battery FET is off, and  $V_{BATT} > V_{BATT_PRE}$  (see Figure 8). When  $V_{BATT} > V_{BATT_PRE}$  and charging is disabled, the minimum system voltage is regulated above  $V_{BATT}$  via  $V_{TRACK}$ .



When charging is enabled and no charge fault occurs, the battery FET fully turns on once  $V_{BATT} > V_{BATT_{PRE+}}$  (see Figure 9).



#### Figure 9: Switching Mode Fast Charging

# Input Voltage Limit and Input Current Limit Regulation

To meet the maximum current limit for the USB specification and avoid overloading the adapter, the IC features both input current limiting and input voltage limiting.

If the preset input current limit exceeds the rating of the adapter, the backup input voltage limit loop works to prevent the input source from being overloaded.

#### **IC Thermal Regulation**

The IC continuously monitors the internal junction temperature to maximize power delivery and avoid overheating the chip. When the internal junction temperature reaches the preset limit, the IC starts to reduce the charge current to prevent higher power dissipation.

#### **Battery Supplement Mode**

When the input current or input voltage limit loop operates, PWM control limits the power from the input. As a result, the system voltage and charge current decrease.

If the system power still increases and rises above the input power, the system voltage keeps falling. The charge current drops to 0A or becomes negative, which means the battery must start to discharge and supplement the system. This is called battery supplement mode. In this mode, the system load is powered by the battery and DC/DC converter simultaneously.

Figure 8: Battery Voltage Tracking



### Virtual Diode Mode

In battery supplement mode, a virtual diode mode is designed into the IC to optimize the control transition between the battery FET and DC/DC converter. The battery FET enters virtual diode mode under the following conditions:

- $V_{IN} > V_{IN\_UVLO}$
- $V_{SYS} < V_{BATT} 25mV$

In virtual diode mode, the battery FET (BATTFET) operates as an ideal diode with a 30mV forward voltage (from the battery side to system side). When the system voltage is 25mV below the battery voltage, the gate drive of the battery FET is regulated to keep the battery FET's  $V_{DS}$  at about 30mV. As the discharge current increases, the battery FET obtains a stronger gate drive and a smaller  $R_{DS(ON)}$  until the battery FET is fully on. The virtual diode exits when  $V_{SYS}$  exceeds  $V_{BATT}$  by 30mV due to the system's decreasing load current.

#### **USB Suspended Mode**

The IC has a USB suspended mode control bit to turn off the DC/DC converter and force the battery to power the system load, regardless of the input voltage status.

#### Charge Cycle

In charge mode, the IC has six control loops to regulate the input voltage, input current, charge current, charge voltage, system voltage, and device junction temperature.

The IC provides four main charging phases: constant current trickle charge, constant current pre-charge, constant current fast charge, and constant voltage charge. These phases are described below:

Phase 1 (constant current trickle charge): When the input power qualifies as a good power supply, the IC checks the battery voltage to decide if trickle current charging is required. If the battery voltage is below  $V_{BATT_TC}$ , a trickle charge current is applied to the battery.

Phase 2 (constant current pre-charge): When the battery voltage exceeds  $V_{BATT_TC}$ , the IC starts to safely pre-charge the deeply depleted battery until the battery voltage reaches the precharge to fast charge threshold ( $V_{BATT_PRE+}$ ). If  $V_{BATT_PRE+}$  is not reached before the pre-charge timer (1hr) expires, the charge cycle stops and a corresponding timeout fault signal is asserted. The pre-charge current can be configured via the I<sup>2</sup>C (REG03H, bits[7:4]).

Phase 3 (constant current fast charge): If the battery voltage exceeds  $V_{BATT_PRE+}$  set by REG07H, bits[5:4], the IC enters constant current charge (fast charge) phase. The fast charge current can be configured up to 6A via REG02H, bits[6:0].

Phase 4 (constant voltage charge): When the battery voltage rises to the battery-full voltage ( $V_{BATT_REG}$ ) set via REG04H, bits[6:1], the charge current decreases due to battery voltage loop regulation.

The charge cycle is considered complete when the charge current reaches the battery-full termination threshold ( $I_{TERM}$ ) set via REG03H, bits[3:0], as long as the termination function is enabled. If  $I_{TERM}$  is not reached before the safety charge timer expires (see the Safety Timer section on page 25), the charge cycle stops and the corresponding timeout fault signal is asserted.

Note that during the charging process, the actual charge current may be below the register setting due to the input current loop, input voltage loop, or thermal regulation. The thermal regulation loop reduces the charge current when the junction temperature exceeds the preset limit. The limit can be configured to be between 60°C and 120°C. The junction temperature regulation threshold can be set via REG05H, bits[1:0].

A new charge cycle starts when the following conditions are valid:

- The input power is re-plugged
- Battery charging is enabled by the I<sup>2</sup>C
- No thermistor fault has occurred
- No battery over-voltage fault has occurred
- The BATTFET is not forced to turn off

Re-plugging the input power or toggling the battery charging control bit can restart a charge cycle, even if a fault has not occurred. The new charge cycle can start with any phase, which is determined by  $V_{BATT}$ .



### Automatic Recharge

When charging is terminated, the battery may be discharged because of system consumption or the self-discharge function. When the battery voltage is discharged below the configurable recharge threshold, the IC automatically starts a new charging cycle. If the input power is valid, a manual restart is not required. The charging safety timer resets when the auto-recharge cycle begins.

#### **Battery Over-Voltage Protection (OVP)**

The IC has battery over-voltage protection (OVP). If the battery voltage exceeds the battery OV threshold, charging stops and the battery FET turns off immediately. The system voltage is regulated at a value above  $V_{BATT}$  via  $V_{TRACK}$ .

#### **Dual-Phase Operation**

The MP2762A supports dual-phase operation in buck charging mode, so that each phase can supply half of the system load requirement. This optimizes the inductor's profile and thermal design. When  $I_{\rm IN} < 0.4$ A, one of the phases can be disabled manually or automatically.

### ADC Conversion and Multiplexer

The MP2762A integrates a 10-bit SAR ADC with 50ksps. In charge mode, the multiplexer measures the input voltage, input current, system voltage, battery voltage, and charge current. In OTG mode, the multiplexer measures the OTG output voltage, OTG output current, battery voltage, and current.

#### Safety Timer

The IC provides both a pre-charge and complete charge safety timer to prevent an extended charging cycle due to abnormal battery conditions. If the battery voltage is below  $V_{BATT_PRE+}$ , the total safety timer for both trickle charge and pre-charge is 1 hour. The complete charge safety timer includes a trickle charge and pre-charge timer. The user can configure a fast-charge safety timer through the I<sup>2</sup>C. The safety timer feature can be disabled via the I<sup>2</sup>C. The safety timer does not operate in discharge mode.

The safety timer is reset at the beginning of a new charging cycle. It can also be reset by sequentially writing 0 then 1 to REG08H, bit[4]. The following actions restart the safety timer:

- A new charge cycle begins
- Writing REG08H, bit[4] from 0 to 1 (charge enable)
- Writing REG09H, bit[3] from 0 to 1 (safety timer enable)

The IC can automatically adjust or suspend the timer when any fault occurs.

The timer is suspended when any of the following conditions occurs:

- The battery supplements the system
- System over-voltage protection (OVP)
- NTC hot or cold fault

If the input current limit, input voltage limit, or thermal regulation limit is reached, the remaining time of the timer can be doubled optionally. Once the condition is removed, the rest of timer operates normally. This function can be enabled or disabled by via the I<sup>2</sup>C.

# Impedance Compensation to Accelerate Charging

In the charging cycle, the constant voltage charging stage takes up large proportion of the total charging time. To accelerate the charging cycle, it is recommended to stay in the constant current charge stage for as long as possible.

The IC allows the user to compensate the intrinsic resistance of the battery by adjusting the charge-full voltage threshold according to the charge current and internal resistance. In addition, a maximum allowed regulated voltage is also set for safety reasons, calculated with Equation (1):

$$V_{BATT_{REG}} * = V_{BATT_{REG}} + Min(I_{CHG} x R_{BATT_{CMP}}, V_{CLAMP})$$
(1)

Where  $V_{BATT_REG}^*$  is the real battery regulation voltage,  $V_{BATT_REG}$  is the charge-full voltage set via the REG04H, bits[6:1], and I<sub>CHG</sub> is the real-time charge current.

## Two-Level Input Current Limit

The input current limit can be set as two steps:  $I_{IN\_LIM1}$  for the lower limit, and  $I_{IN\_LIM2}$  for the higher limit.  $I_{IN\_LIM2}$  can only last for  $t_2$  and repeat once in  $t_1$ . Figure 10 shows the two current limit levels, as well as the time durations for  $t_2$  and  $t_1$ .





Figure 10: Two-Level Current Limit

The two-level current limit function is initiated when the input current is close to 100mA and below  $I_{IN\_LIM1}$ . It starts at  $I_{IN\_LIM2}$  for  $t_2$ , and then changes to  $I_{IN\_LIM1}$  for  $t_1$  before repeating the pattern. This fully utilizes the input adapter surge capability to extend the battery life.

 $I_{IN\_LMT1}$  and  $I_{IN\_LMT2}$  can be configured through  $I^2C$  registers REG00H and REG0FH, respectively.  $t_2$  and  $t_1$  can be configured through  $I^2C$  registers REG10H and REG11H, respectively.

# System Power Monitor Analog Output (PSYS)

The IC has a PSYS pin to monitor the real-time system power in both charge mode and OTG mode. The PSYS pin provides a current signal proportional to the total power consumed by the platform, and can be estimated with Equation (2):

$$\mathsf{P}_{\mathsf{SYS}} = \mathsf{K}_{\mathsf{PSYS}} \mathsf{x} \left( \mathsf{V}_{\mathsf{IN}} \mathsf{x} \mathsf{I}_{\mathsf{IN}} + \mathsf{V}_{\mathsf{BATT}} \mathsf{x} \mathsf{I}_{\mathsf{BATT}} \right) \quad (2)$$

Where  $V_{IN}$  is the adapter voltage,  $I_{IN}$  is the adapter current,  $V_{BATT}$  is the battery voltage, and  $I_{BATT}$  is the battery discharging current. When the battery is charged,  $I_{BATT}$  is a negative value.

PSYS is an analog-controlled current source output that is proportional to the system power. The gain is  $0.78\mu$ A/W. The MP2762A also has a 10-bit register to report the system power, with a resolution of 0.125W/bit. The PSYS function can be enabled or disabled through REG0BH, bits[1:0].

## Current Monitoring (IAM/IBM)

The IC has an IBM pin to obtain the real-time battery current value in both charge mode and discharge mode. The IBM voltage ( $V_{IBM}$ ) is a fraction of the charge current. It indicates the

charge current flowing into and out of the battery during charge and discharge mode, respectively.  $V_{IBM}$  can be estimated with Equation (3):

$$V_{\text{IBM}} = I_{\text{BATT}} \times 0.125(\text{V}) \tag{3}$$

The IBM pin can report the charge current or discharge current depending on the I<sup>2</sup>C register setting. Similarly, the MP2762A also monitors the input current during the charging and discharging processes using the IAM pin, calculated with Equation (4):

$$V_{IAM} = I_{IN} \times 0.25(V) \tag{4}$$

The MP2762A also has registers to store the input current (REG1E~1FH), OTG current (REG22~23H), charge current (REG1A~1BH), and discharge current (REG28~29H). When the battery is charged in charge mode, the results in the OTG current and discharge current registers are set to 0. In OTG mode or battery supplement mode, the results in the input current and charge current registers are set to 0.

## Processor Hot Interrupt (PROCHOT)

The IC continuously monitors the input current, battery discharge current, system voltage, input source presence, and whether the battery is

present. The PROCHOT pin is pulled low if any of the following conditions occur:

- $I_{IN} > I_{IN_OCP}$
- $I_{BAT} > I_{BAT_DMAX}$
- V<sub>SYS</sub> < V<sub>SYS\_UV</sub>
- Adapter plug out
- Battery plug out
- Independent comparator has asserted

The thresholds for I<sub>IN\_OCP</sub>, I<sub>BAT\_DMAX</sub>, and V<sub>SYS\_UV</sub> are configurable through the I<sup>2</sup>C. To set the PROCHOT assertion threshold for adapter over-current conditions, write an ACProchot command to REG12H. If the adapter current exceeds the ACProchot threshold, the PROCHOT signal asserts after the debounce time. The signal latches on for a minimum time, which is configured by REG0EH (see Figure 11).

 $V_{SYS_{UV}}$  has two options for the debouncing time (10µs or 20µs), which can be set by REG0CH, bit[4]. Other triggering events have the same



debouncing time, which can also be set by REG0EH.



Figure 11: PROCHOT Events

## **Battery-Only Mode**

When the input is absent and OTG mode is disabled, the battery FET fully turns on when  $V_{BATT}$  exceeds  $V_{BATT}$  UVLO. The 10m $\Omega$  battery FET minimizes the conduction loss. The quiescent current of the IC is as low as 30µA. The low on resistance and low quiescent current help to extend the battery's runtime.

### **Light-Load Operation**

Under light loads in buck mode, one of the disabled phases can be manually or automatically via the I<sup>2</sup>C. Light-load operation is designed to optimize the switching frequency. When the system current decreases, V<sub>SYS</sub> rises and toon shortens. Then toFF is extended to keep the frequency constant. Finally, toFF reaches its limit and ton reaches the minimum on time. If the system voltage still increases, the on time is skipped once  $V_{SYS}$  exceeds 101% of  $V_{SYS REG}$ . The threshold can be adjusted via REG31H, bits[1:0].

#### USB On-the-Go (OTG) Mode

In discharge mode, the regulated 5V/3A power is delivered from the battery to the IN pin through a single-phase buck converter.

The IC does not enter On-the-Go (OTG) mode if the battery is below the configurable battery UVLO threshold. This ensures that the battery is not drained. To enable buck mode, the input voltage at the IN pin must be below 1.0V.

OTG operation can be enabled when REG08H, bit[5] = 1, and the OTG pin is high. The USB OTG output current can be set between 0A and 3.75A via the I<sup>2</sup>C (REG07H, bits[3:0]). Buck mode is enabled when all of the following conditions are met:

- $V_{BATT} > V_{BATT UVLO}$  (5.2V)
- OTG REG08, bit[5] = 1
- A 30ms delay has completed •
- The OTG pin is high •
- $V_{IN} < 1V$ •

If V<sub>IN</sub> does not exceed V<sub>OTG UV</sub> (set by REG0D, bits[3:2]) within 30ms while OTG is enabled, a buck fault is asserted, and buck mode is disabled until a command that enables OTG operation is reissued.

The IC also features output short-circuit protection and output over-voltage protection (OVP). If the load current approaches the OTG current-limit threshold (set by the I<sup>2</sup>C) while the IC runs in buck mode, the OTG output current loop dominates and the converter acts as a current source. If V<sub>BUS</sub> falls below V<sub>OTG UV</sub> for more than 700µs, a buck fault is asserted. The buck is disabled and restarts after a 30ms delay time. Any fault during OTG buck operation sets the fault register (REG14, bit[6]) to 1.

When both charging and OTG buck mode are enabled, OTG buck mode takes priority.

The IC continuously monitors the voltage at the IN pin in OTG buck mode. If V<sub>BUS</sub> exceeds V<sub>OTG OV</sub> (set by REG0D, bits[5:4]), the IC stops switching, and the corresponding fault register is set high to indicate the fault.

## Thermal Shutdown Protection

Thermal shutdown protection is also active in OTG mode. If the junction temperature exceeds 150°C, the MP2762A enters thermal shutdown. It does not resume normal operation until the junction temperature drops below 120°C.

#### Host Mode and Default Mode

The IC is a host-controlled device. After poweron reset (POR), the IC starts in the watchdog timer expiration state, or its default mode. All registers revert to their default settings.

Any write to the IC is transmitted to host mode. All the device parameters can be configured by the host. To keep the device in host mode, the host has to reset the watchdog timer regularly by writing 1 to REG08H, bit[6] before the watchdog timer expires. The IC goes back to default mode once the watchdog timer expires.



The MP2762A has one-time programmable (OTP) memory to program the default value of certain registers after they are assembled.

#### I<sup>2</sup>C Interface

The IC uses an I<sup>2</sup>C-compatible interface for flexible charging parameter settings and instantaneous device status reporting. The I<sup>2</sup>C is a bidirectional, two-wire serial interface. Only two bus lines are required: a serial data line (SDA) and a serial clock line (SCL). The device can be considered a master or a slave when performing data transfers. The master is the device that initiates a data transfer on the bus and generates the clock signals to permit the transfer. At that time, any device addressed by the master is considered a slave. The device operates as a slave device with address 5CH, and receives control inputs from the master device, such as a microcontroller or digital signal processor.

The I<sup>2</sup>C interface supports both standard mode (up to 100kbits), and fast mode (up to 400kbits). Both SDA and SCL are connected to the positive supply voltage via a current source or pull-up resistor. When the bus is free, both lines are high. The SDA and SCL pins are opendrain.

The data on the SDA line must be stable during the high period of the clock. The high or low state of the data line can only change when the clock signal on the SCL line is low. One clock pulse is generated for each data bit transferred (see Figure 12).



Figure 12: Bit Transfer on the I<sup>2</sup>C Bus

All the transactions begin with a start (S) and are terminated by a stop (P). A high-to-low transition on the SDA line while SCL is high defines a start command. A low-to-high transition on the SDA line when SCL is high defines a stop command. Start and stop commands are always generated by the master. The bus is considered busy after the start command, and is free after the stop command (see Figure 13).



**Figure 13: Start and Stop Conditions** 

Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an acknowledge (ACK) bit. Data is transferred with the most significant bit (MSB) first (see Figure 14).





Figure 14: Data Transfer on the I<sup>2</sup>C BUS

The acknowledgement takes place after every byte. The acknowledge bit allows the receiver to signal to the transmitter that the byte was successfully received and that another byte may be sent. All clock pulses, including the acknowledge (9th) clock pulse, are generated by the master.

The transmitter releases the SDA line during the acknowledge clock pulse, so the receiver can pull the SDA line low. If it remains high during the 9th clock pulse, this is called a not acknowledge (NACK) signal. The master can then generate either a stop command to abort the transfer, or a repeated start command to start a new transfer.

After the process is initiated, a slave address is sent. This address is 7 bits long, followed by an 8th data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). Figure 15 shows the complete data transfer.



Figure 15: Complete Data Transfer

If the register address is not defined, the charger IC sends back NACK and reverts to its idle state.

Figure 16, Figure 17, Figure 18, and Figure 19 show examples of I<sup>2</sup>C processes.



From Mater to Slave From Slave to Master A = Acknowledge (SDA LOW) S = Start P = Stop

Figure 16: I<sup>2</sup>C Single Write



Figure 17: I<sup>2</sup>C Single Read



### MP2762A - BUCK OR BOOST CHARGER IC FOR 2S BATTERY PACK





# **REGISTER MAP (Device Address: 5CH)**

| Register Name | Register<br>Address | ОТР | R/W | Description                                                         |  |  |  |  |
|---------------|---------------------|-----|-----|---------------------------------------------------------------------|--|--|--|--|
| REG00H        | 0x00                | Yes | R/W | Input current limit 1 setting.                                      |  |  |  |  |
| REG01H        | 0x01                | Yes | R/W | Input voltage limit setting.                                        |  |  |  |  |
| REG02H        | 0x02                | Yes | R/W | Charge current setting.                                             |  |  |  |  |
| REG03H        | 0x03                | Yes | R/W | Pre-charge and termination current setting.                         |  |  |  |  |
| REG04H        | 0x04                | Yes | R/W | Battery-full voltage and recharge threshold setting.                |  |  |  |  |
| REG05H        | 0x05                | No  | R/W | Battery impedance compensation and junction temperature regulation. |  |  |  |  |
| REG06H        | 0x06                | Yes | R/W | OTG voltage setting.                                                |  |  |  |  |
| REG07H        | 0x07                | Yes | R/W | Pre-charge threshold and OTG output current limit setting.          |  |  |  |  |
| REG08H        | 0x08                | Yes | R/W | Configuration register 0.                                           |  |  |  |  |
| REG09H        | 0x09                | Yes | R/W | Configuration register 1.                                           |  |  |  |  |
| REG0AH        | 0x0A                | No  | R/W | Configuration register 2.                                           |  |  |  |  |
| <b>REG0BH</b> | 0x0B                | Yes | R/W | Configuration register 3.                                           |  |  |  |  |
| REG0CH        | 0x0C                | Yes | R/W | Configuration register 4.                                           |  |  |  |  |
| <b>REG0DH</b> | 0x0D                | Yes | R/W | System/OTG under-voltage and over-voltage setting.                  |  |  |  |  |
| REG0EH        | 0x0E                | Yes | R/W | PROCHOT interrupt debounce time and duration time setting.          |  |  |  |  |
| REG0FH        | 0x0F                | Yes | R/W | Input current limit 2 setting.                                      |  |  |  |  |
| REG10H        | 0x10                | Yes | R/W | Input current limit 2 duration setting.                             |  |  |  |  |
| REG11H        | 0x11                | Yes | R/W | Two-level input current limit period setting.                       |  |  |  |  |
| REG12H        | 0x12                | Yes | R/W | Input OCP threshold for triggering PROCHOT.                         |  |  |  |  |
| REG13H        | 0x13                | No  | R   | Status register.                                                    |  |  |  |  |
| REG14H        | 0x14                | No  | R   | Fault register.                                                     |  |  |  |  |
| REG16~17H     | 0x16                | No  | R   | ADC result for battery voltage.                                     |  |  |  |  |
| REG18~19H     | 0x18                | No  | R   | ADC result for system voltage.                                      |  |  |  |  |
| REG1A~1BH     | 0x1A                | No  | R   | ADC result for battery charge current.                              |  |  |  |  |
| REG1C~1DH     | 0x1C                | No  | R   | ADC result for input voltage.                                       |  |  |  |  |
| REG1E~1FH     | 0x1E                | No  | R   | ADC result for input current.                                       |  |  |  |  |
| REG20~21H     | 0x20                | No  | R   | ADC result for OTG output voltage.                                  |  |  |  |  |
| REG22~23H     | 0x22                | No  | R   | ADC result for OTG output current.                                  |  |  |  |  |
| REG24~25H     | 0x24                | No  | R   | ADC result for junction temperature.                                |  |  |  |  |
| REG26~27H     | 0x26                | No  | R   | ADC result for system power.                                        |  |  |  |  |
| REG28~29H     | 0x28                | No  | R   | ADC result for battery discharge current.                           |  |  |  |  |
| REG2BH        | 0x2B                | Yes | R/W | Battery over-voltage protection deglitch time                       |  |  |  |  |
| REG2DH        | 0x2D                | Yes | R/W | Battery voltage loop enable                                         |  |  |  |  |
| REG30H        | 0x30                | Yes | R/W | Battery pre-charge threshold option                                 |  |  |  |  |
| REG31H        | 0x31                | Yes | R/W | System voltage threshold for pulse skipping.                        |  |  |  |  |
| REG33H        | 0x33                | Yes | R/W | INT mask for Hi-Z mode entry and exit.                              |  |  |  |  |
| REG36H        | 0x36                | Yes | R/W | Analog frequency loop enable.                                       |  |  |  |  |
| REG40~41H     | 0x40                | No  | R   | ADC result for NTC voltage versus 1.6V reference voltage            |  |  |  |  |
| REG48H        | 0x48                | No  | R   | Hi-Z mode indication.                                               |  |  |  |  |



## **REG00H: Input Current Limit 1 Setting**

| Bit | Name                     | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                               |
|-----|--------------------------|---------|---------------------|-----------------|-----|-------------|---------------------------------------|
| 7   | RESERVED                 | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                             |
| 6   | I <sub>IN_LIM1</sub> [6] | 0       | Y                   | Y               | R/W | 3200mA.     | These bits set the                    |
| 5   | IIN_LIM1[5]              | 0       | Y                   | Y               | R/W | 1600mA.     | input current limit<br>setting. (RS = |
| 4   | I <sub>IN_LIM1</sub> [4] | 1       | Y                   | Y               | R/W | 800mA.      | $10m\Omega$ ) It has a $0mA$          |
| 3   | IIN_LIM1[3]              | 1       | Y                   | Y               | R/W | 400mA.      | offset, a 1.5A default, and a 0mA     |
| 2   | IIN_LIM1[2]              | 1       | Y                   | Y               | R/W | 200mA.      | to 6.35A range via                    |
| 1   | IIN_LIM1[1]              | 1       | Y                   | Y               | R/W | 100mA.      | the one-time programmable             |
| 0   | IIN_LIM1[0]              | 0       | Y                   | Y               | R/W | 50mA.       | memory (OTP).                         |

## **REG01H: Input Voltage Limit Setting**

| Bit | Name       | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                                      |
|-----|------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------------|
| 7   | Vin_min[7] | 0       | Y                   | Y               | R/W | 12800mV.    |                                              |
| 6   | Vin_min[6] | 0       | Y                   | Y               | R/W | 6400mV.     |                                              |
| 5   | Vin_min[5] | 1       | Y                   | Y               | R/W | 3200mV.     | These bits set the                           |
| 4   | VIN_MIN[4] | 0       | Y                   | Y               | R/W | 1600mV.     | input voltage limit<br>threshold with a 4.5V |
| 3   | Vin_min[3] | 1       | Y                   | Y               | R/W | 800mV.      | default, and a 0V to 25.5V range via the     |
| 2   | Vin_min[2] | 1       | Y                   | Y               | R/W | 400mV.      | OTP.                                         |
| 1   | VIN_MIN[1] | 0       | Y                   | Y               | R/W | 200mV.      |                                              |
| 0   | Vin_min[0] | 1       | Y                   | Y               | R/W | 100mV.      |                                              |

## **REG02H: Charge Current Setting**

| Bit | Name                | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                                 |
|-----|---------------------|---------|---------------------|-----------------|-----|-------------|-----------------------------------------|
| 7   | RESERVED            | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                               |
| 6   | Icc[6]              | 0       | Y                   | Y               | R/W | 3200mA.     |                                         |
| 5   | Icc[5]              | 0       | Y                   | Y               | R/W | 1600mA.     | These bits set the                      |
| 4   | I <sub>CC</sub> [4] | 1       | Y                   | Y               | R/W | 800mA.      | charge current. It                      |
| 3   | I <sub>CC</sub> [3] | 0       | Y                   | Y               | R/W | 400mA.      | has a 0A offset, 0A to 6A range, and is |
| 2   | Icc[2]              | 1       | Y                   | Y               | R/W | 200mA.      | set to 1A by default                    |
| 1   | Icc[1]              | 0       | Y                   | Y               | R/W | 100mA.      | via the OTP.                            |
| 0   | Icc[0]              | 0       | Y                   | Y               | R/W | 50mA.       |                                         |



## **REG03H: Pre-Charge and Termination Current Setting**

| Bit | Name                  | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                              | Comment                                                             |
|-----|-----------------------|---------|---------------------|-----------------|-----|----------------------------------------------------------|---------------------------------------------------------------------|
| 7   | Ipre[3]               | 0       | Y                   | Y               | R/W | 0000: 180mA<br>0001: 180mA<br>0010: 180mA<br>0011: 180mA |                                                                     |
| 6   | Ipre[2]               | 0       | Y                   | Y               | R/W | 0100: 180mA<br>0101: 240mA<br>0110: 300mA<br>0111: 360mA | These bits set the pre-<br>charge current limit. It                 |
| 5   | I <sub>PRE</sub> [1]  | 1       | Y                   | Y               | R/W | 1000: 420mA<br>1001: 480mA<br>1010: 540mA<br>1011: 600mA | has a 0mA offset, and<br>is set to 180mA by<br>default via the OTP. |
| 4   | I <sub>PRE</sub> [0]  | 1       | Y                   | Y               | R/W | 1100: 660mA<br>1101: 720mA<br>1110: 780mA<br>1111: 840mA |                                                                     |
| 3   | Iterm[3]              | 0       | Y                   | Y               | R/W | 800mA.                                                   | These bits set the termination current                              |
| 2   | Iterm[2]              | 0       | Y                   | Y               | R/W | 400mA.                                                   | limit. It has a 0mA<br>offset, 0mA to                               |
| 1   | I <sub>TERM</sub> [1] | 1       | Y                   | Y               | R/W | 200mA.                                                   | 1500mA range, and is                                                |
| 0   | Iterm[0]              | 0       | Y                   | Y               | R/W | 100mA.                                                   | set to 200mA by default via the OTP.                                |

## **REG04H: Battery-Full Voltage and Recharge Threshold Setting**

| Bit | Name                      | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description          | Comment                                                                                                     |
|-----|---------------------------|---------|---------------------|-----------------|-----|----------------------|-------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED                  | 0       | N/A                 | N/A             | NA  | Reserved.            | Reserved.                                                                                                   |
| 6   | V <sub>BATT_REG</sub> [5] | 1       | Y                   | Y               | R/W | 800mV.               |                                                                                                             |
| 5   | Vbatt_reg <b>[4]</b>      | 0       | Y                   | Y               | R/W | 400mV.               | These bits set the                                                                                          |
| 4   | Vbatt_reg <b>[3]</b>      | 0       | Y                   | Y               | R/W | 200mV.               | charge-full voltage. It<br>has a 7.425V offset,<br>7.425V to 9V range,<br>and is set to 8.4V by             |
| 3   | Vbatt_reg[2]              | 1       | Y                   | Y               | R/W | 100mV.               |                                                                                                             |
| 2   | V <sub>BATT_REG</sub> [1] | 1       | Y                   | Y               | R/W | 50mV.                | default via the OTP.                                                                                        |
| 1   | V <sub>BATT_REG</sub> [0] | 1       | Y                   | Y               | R/W | 25mV.                |                                                                                                             |
| 0   | Vrech_os                  | 0       | Y                   | Y               | R/W | 0: 200mV<br>1: 400mV | This bit sets the<br>battery recharge<br>threshold offset. It is<br>set to 200mV by<br>default via the OTP. |



### **REG05H: Battery Impedance Compensation and Junction Temperature Regulation**

| Bit | Name                   | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description            | Comment                                                               |
|-----|------------------------|---------|---------------------|-----------------|-----|------------------------|-----------------------------------------------------------------------|
| 7   | RBATT[2]               | 0       | Y                   | Y               | R/W | 100mΩ.                 | These bits set the IR compensation resistor                           |
| 6   | RBATT[1]               | 0       | Y                   | Y               | R/W | 50mΩ.                  | for each cell. It has a $0m\Omega$ to $175m\Omega$ range,             |
| 5   | Rbatt[0]               | 0       | Y                   | Y               | R/W | 25mΩ.                  | and is set to $0m\Omega$ by default.                                  |
| 4   | Vclamp[2]              | 0       | Y                   | Y               | R/W | 120mV.                 | These bits set the IR<br>compensation resistor<br>clamp for each cell |
| 3   | Vclamp[1]              | 0       | Y                   | Y               | R/W | 60mV.                  | (above the charge voltage limit). It has a                            |
| 2   | V <sub>CLAMP</sub> [0] | 0       | Y                   | Y               | R/W | 30mV.                  | 0mV offset, a 0mV to<br>210mV range, and is<br>set to 0mV by default. |
| 1   | T <sub>REG</sub> [1]   | 1       | Y                   | Y               | R/W | 00: 60°C<br>01: 80°C   | These bits set the thermal regulation threshold. It has a             |
| 0   | T <sub>reg</sub> [0]   | 1       | Y                   | Y               | R/W | 10: 100°C<br>11: 120°C | 120°C default, and is<br>only for the BATTFET<br>linear charge loop.  |

#### **REG06H: OTG Voltage Setting**

| Bit | Name                       | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                                        |
|-----|----------------------------|---------|---------------------|-----------------|-----|-------------|------------------------------------------------|
| 7   | RESERVED                   | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                      |
| 6   | Vin_otg[2]                 | 0       | Y                   | Y               | R/W |             | These bits set the                             |
| 5   | VIN_OTG[1]                 | 0       | Y                   | Y               | R/W | 000: 4.75V  | OTG voltage. It is set to 4.75V by default via |
| 4   | Vin_otg[0]                 | 0       | Y                   | Y               | R/W |             | the OTP.                                       |
| 3   | VIN_OTG_OS[3]              | 0       | Y                   | Y               | R/W | 400mV.      | These bits set the                             |
| 2   | VIN_OTG_OS[2]              | 1       | Y                   | Y               | R/W | 200mV.      | secondary OTG                                  |
| 1   | V <sub>IN_OTG_OS</sub> [1] | 0       | Y                   | Y               | R/W | 100mV.      | voltage. It is set to 250mV by default via     |
| 0   | VIN_OTG_OS[0]              | 1       | Y                   | Y               | R/W | 50mV.       | the OTP.                                       |

## **REG07H: Pre-Charge Threshold and OTG Output Current Limit Setting**

| Bit | Name     | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment   |
|-----|----------|---------|---------------------|-----------------|-----|-------------|-----------|
| 7   | RESERVED | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved. |
| 6   | RESERVED | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved. |



## MP2762A – BUCK OR BOOST CHARGER IC FOR 2S BATTERY PACK

| 5 | Vbatt_pre[1]            | 0 | Y | Y | N/W         01: 6.0V         battery           10: 6.2V         threshold.           11: 6.4V         6.8V by de | battery pre-charge threshold. It is set to               |                                                                            |
|---|-------------------------|---|---|---|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------|
| 4 | Vbatt_pre[0]            | 1 | Y | Y | R/W                                                                                                              | Option2:<br>00: 6.6V<br>01: 6.8V<br>10: 7.4V<br>11: 7.2V | 6.8V by default via the<br>OTP. The option is<br>set by REG30H,<br>bit[3]. |
| 3 | Іотб[3]                 | 0 | Y | Y | R/W                                                                                                              | 2000mA.                                                  | These bits set the                                                         |
| 2 | Іотб[2]                 | 1 | Y | Y | R/W                                                                                                              | 1000mA.                                                  | OTG current limit. It has a 0mA offset, a                                  |
| 1 | Іотб[1]                 | 0 | Y | Y | R/W                                                                                                              | 500mA.                                                   | 0mA to 3.75A range,<br>and is set to 1A by                                 |
| 0 | <b>І</b> отд <b>[0]</b> | 0 | Y | Y | R/W                                                                                                              | 250mA.                                                   | default via the OTP.                                                       |

## **REG08H: Configuration Register 0**

| Bit | Name    | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                                                                                       | Comment                                                                                                                                                             |
|-----|---------|---------|---------------------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | REG_RST | 0       | Y                   | Y               | R/W | 0: Keep current<br>register setting<br>1: Reset to the<br>default register<br>value and reset the<br>safety timer | This bit sets the<br>register reset setting.<br>It is set to 0 by<br>default. It resets to 0<br>after the register is<br>reset.                                     |
| 6   | WTD_RST | 0       | Y                   | Y               | R/W | 0: Normal<br>1: Reset                                                                                             | This bit sets the $l^2C$<br>watchdog timer reset.<br>It is set to 0 by<br>default. It resets to 0<br>after the register is<br>reset.                                |
| 5   | OTG_EN  | 0       | Y                   | Y               | R/W | 0: Disable OTG<br>1: Enable OTG                                                                                   | This bit configures the<br>OTG mode<br>configuration. It is set<br>to 0 to by default.<br>OTG_EN will over-<br>ride charge enable<br>function.                      |
| 4   | CHG_EN  | 1       | Y                   | Y               | R/W | 0: Charge disabled<br>(only turn off<br>BATTFET)<br>1: Charge enabled                                             | This bit configures the<br>charge mode. It is set<br>to 1 by default.<br>OTG_EN overrides<br>the CHG_EN enable<br>function. It can be<br>configured via the<br>OTP. |
| 3   | SUSP_EN | 0       | Y                   | Y               | R/W | 0: Disable SUSP<br>mode<br>1: Enable SUSP<br>mode (only turn off<br>DC/DC)                                        | This bit configures<br>suspend mode. It is<br>set to 0 by default.                                                                                                  |



### MP2762A – BUCK OR BOOST CHARGER IC FOR 2S BATTERY PACK

| 2 | NTC_<br>GCOMP_<br>SEL | 1 | Y   | Y   | R/W | 0: The OTG/CMIN<br>pin acts as CMIN,<br>the VNTC/CMOUT<br>pin acts as CMOUT,<br>and the<br>NTC/BATDET pin<br>acts as BATDET<br>1: The OTG/CMIN<br>pin acts as OTG, the<br>VNTC/CMOUT pin<br>acts as VNTC, and<br>the NTC/BATDET<br>pin acts as NTC | This bit selects the<br>NTC and OTG pin<br>functions. It is set to 1<br>by default.<br>When the OTG pin is<br>selected as the<br>independent<br>comparator input, the<br>internal OTG pin is<br>pulled high during<br>OTG mode. It can be<br>configured via the<br>OTP. |
|---|-----------------------|---|-----|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | BATTFET_E<br>N        | 1 | Y   | Y   | R/W | 0: Disable charging<br>or discharge<br>1: Enable charging<br>or discharge                                                                                                                                                                          | This bit configures the<br>BATTFET. It is set to<br>1 by default.                                                                                                                                                                                                       |
| 0 | RESERVED              | 0 | N/A | N/A | N/A | Reserved.                                                                                                                                                                                                                                          | Reserved.                                                                                                                                                                                                                                                               |

## **REG09H: Configuration Register 1**

| Bit | Name           | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                                | Comment                                                                                                                                                          |
|-----|----------------|---------|---------------------|-----------------|-----|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED       | 0       | N/A                 | N/A             | N/A | Reserved.                                                  | Reserved.                                                                                                                                                        |
| 6   | EN_TERM        | 1       | Y                   | Y               | R/W | 0: Disabled<br>1: Enabled                                  | This bit enables<br>charging termination.<br>It is set to 1 by<br>default.                                                                                       |
| 5   | WTD[1]         | 0       | Y                   | Y               | R/W | 00: Disable timer<br>01: 40s<br>10: 80s<br>11: 160s        | This bit sets the I <sup>2</sup> C watchdog timer. They are set to 00 by default, and can be configured via the OTP.                                             |
| 4   | WTD[0]         | 0       | Y                   | Y               | R/W |                                                            |                                                                                                                                                                  |
| 3   | EN_TMR         | 1       | Y                   | Y               | R/W | 0: Disabled<br>1: Enabled                                  | This bit enables the<br>charging safety timer<br>(both the pre-charge<br>timer and complete<br>charge cycle timer). It<br>is set to 1 by default<br>via the OTP. |
| 2   | CHG_TMR<br>[1] | 1       | Y                   | Y               | R/W | 00: 5 hours<br>01: 8 hours<br>10: 12 hours<br>11: 20 hours | This bit sets the fast-<br>charge timer. They<br>are set to 10 by<br>default via the OTP.                                                                        |
| 1   | CHG_TMR<br>[0] | 0       | Y                   | Y               | R/W |                                                            |                                                                                                                                                                  |



| 0 | TMR2X_EN | 0 | Y | Y | R/W | 0: The safety timer<br>is not doubled<br>during input DPM or<br>thermal regulation<br>1: The safety timer<br>is doubled during<br>input DPM and<br>thermal regulation | This bit sets the<br>safety timer during<br>DPM and thermal<br>regulation. It is set to<br>0 by default. |
|---|----------|---|---|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
|---|----------|---|---|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|

## **REG0AH: Configuration Register 2**

| Bit | Name            | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                                                                                                          | Comment                                                                                                                                                                                                             |
|-----|-----------------|---------|---------------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | JEITA_ISET      | 0       | Y                   | Y               | R/W | 0: 50%<br>1: 20%                                                                                                                     | This bit sets the<br>JEITA low-<br>temperature current. It<br>is set to 0 by default.<br>It is a percentage of<br>the value set by<br>REG02, bits[6:0]. This<br>bit is only valid when<br>REG0A, bits[5:4] =<br>00. |
| 6   | JEITA_<br>VSET  | 0       | Y                   | Y               | R/W | 0: Set the charge<br>voltage to V <sub>BATT_REG</sub><br>- 150mV<br>1: Set the charge<br>voltage to V <sub>BATT_REG</sub><br>- 300mV | This bit sets the<br>JEITA high-<br>temperature voltage.<br>It is set to 0 by<br>default. It is only valid<br>when REG0A,<br>bits[5:4] = 00.                                                                        |
| 5   | NTC_CTRL<br>[1] | 1       | Y                   | Y               | R/W | 00: JEITA<br>01/10: Standard                                                                                                         | These bits set the NTC protection type.                                                                                                                                                                             |
| 4   | NTC_CTRL<br>[0] | 1       | Y                   | Y               | R/W | 11: Disabled                                                                                                                         | They are set to 11 by default.                                                                                                                                                                                      |
| 3   | NTC_WARM<br>[1] | 0       | Y                   | Y               | R/W | 00: 58.3% (40°C)<br>01: 56.1% (45°C)                                                                                                 | These bits are set to                                                                                                                                                                                               |
| 2   | NTC_WARM<br>[0] | 1       | Y                   | Y               | R/W | 10: 53.7% (50°C)<br>11: 51.3% (55°C)                                                                                                 | 01 by default.                                                                                                                                                                                                      |
| 1   | NTC_COOL<br>[1] | 1       | Y                   | Y               | R/W | 00: 70.7% (0°C)<br>01: 69.7% (5°C)                                                                                                   | These bits are set to                                                                                                                                                                                               |
| 0   | NTC_COOL<br>[0] | 0       | Y                   | Y               | R/W | 10: 68.6% (10°Ć)<br>11: 67.3% (15°C)                                                                                                 | 10 by default.                                                                                                                                                                                                      |



## **REG0BH: Configuration Register 3**

| Bit | Name                        | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                                                                                                    | Comment                                                                              |
|-----|-----------------------------|---------|---------------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 7   | RESERVED                    | 0       | N/A                 | N/A             | N/A | Reserved.                                                                                                                      | Reserved.                                                                            |
| 6   | RESERVED                    | 0       | N/A                 | N/A             | N/A | Reserved.                                                                                                                      | Reserved.                                                                            |
| 5   | IBM_CFG                     | 0       | Ν                   | Ζ               | R/W | 0: Reflect the battery<br>discharge current<br>1: Reflect the battery<br>charge current                                        | This bit configures<br>the battery current<br>monitor. It is set to 0<br>by default. |
| 4   | SW_FREQ<br>[1]              | 0       | Y                   | Y               | R/W | 00: 600kHz<br>01: 800kHz                                                                                                       | These bits set the<br>switching frequency.<br>They are set to 00                     |
| 3   | SW_FREQ<br>[0]              | 0       | Y                   | Y               | R/W | 10: 1000kHz<br>11: Invalid                                                                                                     | by default via the OTP.                                                              |
| 2   | RESERVED                    | 0       | N/A                 | N/A             | N/A | Reserved.                                                                                                                      | Reserved.                                                                            |
| 1   | PROCHOT/<br>PSYS_CFG<br>[1] | 0       | Y                   | Y               | R/W | 00: Disable<br>PROCHOT and<br>PSYS functionality<br>(lowest quiescent<br>current)<br>01: Enable<br>PROCHOT and                 | These bits set the function setting in battery-only mode.                            |
| 0   | PROCHOT/<br>PSYS_CFG<br>[0] | 0       | Y                   | Y               | R/W | disable PSYS (middle<br>quiescent current,<br>since part of the<br>circuit is enabled)<br>10/11: Enable<br>PROTHOT and<br>PSYS | They are set to 00<br>by default via the<br>OTP.                                     |

# **REG0CH: Configuration Register 4**

| Bit | Name                        | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                               | Comment                                                                                                                           |
|-----|-----------------------------|---------|---------------------|-----------------|-----|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7   | DSCHG_OC<br>_PROCHOT<br>[2] | 1       | Y                   | Y               | R/W | 000: 0A<br>001: 2A                        | These bits set the<br>battery discharging                                                                                         |
| 6   | DSCHG_OC<br>_PROCHOT<br>[1] | 1       | Y                   | Y               | R/W | 010: 4A<br>011: 6A<br>100: 8A<br>101: 10A | over-current<br>threshold for<br>PROCHOT<br>assertion. They are                                                                   |
| 5   | DSCHG_OC<br>_PROCHOT<br>[0] | 0       | Y                   | Y               | R/W | 110: 12A<br>111: 14A                      | set to 110 by default via the OTP.                                                                                                |
| 4   | VSYS<br>PROCHOT<br>TDB      | 0       | Y                   | Y               | R/W | 0: 10µs<br>1: 20µs                        | This bit sets the<br>VSYS under-voltage<br>(UV) trigger<br>PROCHOT<br>debounce time. It is<br>set to 0 by default<br>via the OTP. |



| 3 | VIRTUAL_<br>DIODE_EN                             | 0 | Y   | Y   | R/W | 0: Disabled<br>1: Enabled                              | This bit sets the ideal diode mode when an adapter is absent. It is set to 0 by default via the OTP.                                   |
|---|--------------------------------------------------|---|-----|-----|-----|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 2 | RESERVED                                         | 0 | N/A | N/A | N/A | Reserved.                                              | Reserved.                                                                                                                              |
| 1 | INDEPEN<br>DENT_<br>COMPAR<br>ATOR_CFG           | 0 | Y   | Y   | R/W | 0: PROCHOT does<br>not assert<br>1: PROCHOT<br>asserts | This bit sets the<br>PROCHOT assertion<br>when the independent<br>comparator outputs<br>low. It is set to 0 by<br>default via the OTP. |
| 0 | INDEPEN<br>DENT_<br>COMPAR<br>ATOR_REF<br>ERENCE | 0 | Y   | Y   | R/W | 0: 1.2V<br>1: 2.1V                                     | This bit sets the<br>independent<br>comparator reference.<br>It is set to 0 by default<br>via the OTP.                                 |

#### **REG0DH: System/OTG Under-Voltage and Over-Voltage Setting**

| Bit | Name                   | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                  | Comment                                                                                                                                                                                                                                                                                                                                          |
|-----|------------------------|---------|---------------------|-----------------|-----|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED               | 0       | N/A                 | N/A             | N/A | Reserved.                                    | Reserved.                                                                                                                                                                                                                                                                                                                                        |
| 6   | RESERVED               | 0       | N/A                 | N/A             | N/A | Reserved.                                    | Reserved.                                                                                                                                                                                                                                                                                                                                        |
| 5   | Votg_ov/<br>Vsys_ov[1] | 0       | Y                   | Y               | R/W | 00: 125%<br>01: 120%                         | These bits set the<br>OTG over-voltage<br>(OV) and system OV<br>threshold. It is a                                                                                                                                                                                                                                                               |
| 4   | Votg_ov/<br>Vsys_ov[0] | 0       | Y                   | Y               | R/W | 10: 115%<br>11: 110%                         | percentage of the OTG voltage and $V_{SYS}$ , and is set to 00 by default via the OTP.                                                                                                                                                                                                                                                           |
| 3   | Votg_uv/<br>Vsys_uv[1] | 0       | Y                   | Y               | R/W | 00: 75%<br>01: 80%                           | These bits set the<br>OTG under-voltage<br>lockout (UVLO)<br>threshold and the<br>system UVLO<br>threshold. It is a<br>percentage of the<br>OTG voltage and Vsys,<br>and is set to 00 by<br>default via the OTP.<br>These bits set the low<br>system voltage<br>PROCHOT assertion<br>threshold. They are<br>set to 01 by default via<br>the OTP. |
| 2   | Votg_uv/<br>Vsys_uv[0] | 0       | Y                   | Y               | R/W | 10: 85%<br>11: 90%                           |                                                                                                                                                                                                                                                                                                                                                  |
| 1   | SYS_UV_P<br>ROCHOT[1]  | 0       | Y                   | Y               | R/W | 00: 5.6V<br>01: 5.8V<br>10: 6.0V<br>11: 6.2V |                                                                                                                                                                                                                                                                                                                                                  |
| 0   | SYS_UV_P<br>ROCHOT[0]  | 1       | Y                   | Y               | R/W |                                              |                                                                                                                                                                                                                                                                                                                                                  |



## **REG0EH: PROCHOT Interrupt Debounce Time and Duration Time Setting**

| Bit | Name                 | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                          | Comment                                                                               |  |
|-----|----------------------|---------|---------------------|-----------------|-----|------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| 7   | t <sub>DEB</sub> [2] | 0       | Y                   | Y               | R/W | 000: 100µs<br>001: 200µs                             | These bits set the<br>time before the<br>following assert:<br>ACProchot,              |  |
| 6   | tdeb[1]              | 0       | Y                   | Y               | R/W | 010: 300µs<br>011: 400µs<br>100: 500µs<br>101: 600µs | DCProchot, input<br>absent, battery<br>absent and<br>independent<br>comparator output |  |
| 5   | tdeb[0]              | 1       | Y                   | Y               | R/W | 110: 700µs<br>111: 800µs                             | trigger PROCHOT.<br>They are set to 001<br>by default via the<br>OTP.                 |  |
| 4   | tdur[3]              | 0       | Y                   | Y               | R/W | 1600µs.                                              | These bits set the duration time for the                                              |  |
| 3   | t <sub>DUR</sub> [2] | 0       | Y                   | Y               | R/W | 800µs.                                               | PROCHOT signal<br>once it is asserted. It                                             |  |
| 2   | t <sub>DUR</sub> [1] | 0       | Y                   | Y               | R/W | 400µs.                                               | has a 200µs offset,<br>and is set to 400µs                                            |  |
| 1   | t <sub>DUR</sub> [0] | 1       | Y                   | Y               | R/W | 200µs.                                               | by default via the OTP.                                                               |  |
| 0   | RESERVED             | 1       | N/A                 | N/A             | N/A | Reserved.                                            | Reserved.                                                                             |  |

### **REG0FH: Input Current Limit 2 Setting**

| Bit | Name                     | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                                      |
|-----|--------------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------------|
| 7   | RESERVED                 | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                    |
| 6   | I <sub>IN_LIM2</sub> [6] | 0       | Y                   | Y               | R/W | 3200mA.     |                                              |
| 5   | I <sub>IN_LIM2</sub> [5] | 0       | Y                   | Y               | R/W | 1600mA.     | These bits set the                           |
| 4   | I <sub>IN_LIM2</sub> [4] | 1       | Y                   | Y               | R/W | 800mA.      | second input current<br>limit (RS1 = 10mΩ).  |
| 3   | I <sub>IN_LIM2</sub> [3] | 1       | Y                   | Y               | R/W | 400mA.      | It has a 0mA offset,                         |
| 2   | I <sub>IN_LIM2</sub> [2] | 1       | Y                   | Y               | R/W | 200mA.      | 0mA to 6.35A range,<br>and is set to 1.5A by |
| 1   | I <sub>IN_LIM2</sub> [1] | 1       | Y                   | Y               | R/W | 100mA.      | default via the OTP.                         |
| 0   | IIN_LIM2[0]              | 0       | Y                   | Y               | R/W | 50mA.       |                                              |



# **REG10H: Input Current Limit 2 Duration Setting**

| Bit | Name                 | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                                  |
|-----|----------------------|---------|---------------------|-----------------|-----|-------------|------------------------------------------|
| 7   | tmax[6]              | 0       | Y                   | Y               | R/W | 12800µs.    | These bits set the                       |
| 6   | t <sub>MAX</sub> [5] | 0       | Y                   | Y               | R/W | 6400µs.     | second input current                     |
| 5   | tmax[4]              | 0       | Y                   | Y               | R/W | 3200µs.     | limit duration. (RS1<br>= 10mΩ) It has a |
| 4   | tmax[3]              | 0       | Y                   | Y               | R/W | 1600µs.     | 100µs offset, 100µs                      |
| 3   | tmax[2]              | 0       | Y                   | Y               | R/W | 800µs.      | to 25.6ms range,<br>and is set to 700µs  |
| 2   | t <sub>MAX</sub> [1] | 1       | Y                   | Y               | R/W | 400µs.      | by default via the                       |
| 1   | t <sub>MAX</sub> [0] | 1       | Y                   | Y               | R/W | 200µs.      | OTP.                                     |
| 0   | RESERVED             | 1       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                |

# **REG11H: Two-Level Input Current Limit Period Setting**

| Bit | Name                    | Default | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description | Comment                                         |
|-----|-------------------------|---------|---------------------|-----------------|-----|-------------|-------------------------------------------------|
| 7   | tperiod[6]              | 0       | Y                   | Y               | R/W | 12800µs.    | These bits set the                              |
| 6   | tperiod[5]              | 0       | Y                   | Y               | R/W | 6400µs.     | total time duration of for the second and       |
| 5   | tperiod[4]              | 0       | Y                   | Y               | R/W | 3200µs.     | first input current limit (RS1 = $10m\Omega$ ). |
| 4   | tperiod[3]              | 0       | Y                   | Y               | R/W | 1600µs.     | lt has a 200µ́s                                 |
| 3   | t <sub>PERIOD</sub> [2] | 1       | Y                   | Y               | R/W | 800µs.      | offset, 200µs to 25.6ms range, and              |
| 2   | tperiod[1]              | 1       | Y                   | Y               | R/W | 400µs.      | is set to 0000 111<br>(1600µs) by default       |
| 1   | t <sub>PERIOD</sub> [0] | 1       | Y                   | Y               | R/W | 200µs.      | via the OTP.                                    |
| 0   | RESERVED                | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                       |

# **REG12H: Input OCP Threshold for Triggering PROCHOT**

| Bit | Name                    | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                                |
|-----|-------------------------|---------|---------------------|-----------------|-----|-------------|--------------------------------------------------------|
| 7   | RESERVED                | 0       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                              |
| 6   | IIN_OCP[3]              | 1       | Y                   | Y               | R/W | 6400mA.     | These bits set the<br>input over-current<br>threshold. |
| 5   | I <sub>IN_OCP</sub> [2] | 1       | Y                   | Y               | R/W | 3200mA.     | PROCHOT is triggered when the                          |
| 4   | IIN_OCP[1]              | 1       | Y                   | Y               | R/W | 1600mA.     | input current<br>exceeds this<br>threshold. It has a   |
| 3   | I <sub>IN_OCP</sub> [0] | 0       | Y                   | Y               | R/W | 800mA.      | 700mA offset, and a<br>11.9A default via the<br>OTP.   |
| 2   | RESERVED                | 1       | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                              |



| 1 | DIG_SKIP_<br>EN | 1 | Y   | Y   | R/W | 0: Disabled<br>1: Enabled | When this bit is 1,<br>digital skip mode is<br>enabled to skip<br>PWM when the load<br>is light for all loops.<br>Set by the OTP. |
|---|-----------------|---|-----|-----|-----|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0 | RESERVED        | 1 | N/A | N/A | N/A | Reserved.                 | Reserved.                                                                                                                         |

#### **REG13H: Status Register**

| Bit | Name            | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description                                                                               | Comment                                                                                                                                |
|-----|-----------------|---------|---------------------|-----------------|-----|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BATT_<br>UVLO   | 0       | N/A                 | N/A             | R   | 0: Battery voltage<br>UVLO has not<br>occurred<br>1: Battery voltage<br>UVLO has occurred | This bit indicates the<br>battery voltage<br>under-voltage<br>lockout (UVLO)<br>status. It is set to 0<br>by default.                  |
| 6   | VSYS_UV         | 0       | N/A                 | N/A             | R   | 0: The system does<br>not have a UV<br>condition<br>1: The system has a<br>UV condition   | This bit indicates an<br>under-voltage (UV)<br>condition, which<br>triggers short-circuit<br>protection. It is set<br>to 0 by default. |
| 5   | RESERVED        | 0       | N/A                 | N/A             | N/A | Reserved.                                                                                 | Reserved.                                                                                                                              |
| 4   | PPM_STAT        | 0       | N/A                 | N/A             | R   | 0: No DPM<br>1: VINDPM or<br>IINDPM                                                       | This bit indicates the<br>power path<br>management status.<br>It is set to 0 by<br>default.                                            |
| 3   | CHG_<br>STAT[1] | 0       | N/A                 | N/A             | R   | 00: Not charging<br>01: Trickle charge or<br>Pre-charge                                   | These bits indicate the charging status.                                                                                               |
| 2   | CHG_<br>STAT[0] | 0       | N/A                 | N/A             | R   | 10: Fast charge<br>11: Charge<br>termination                                              | They are set to 00 by default.                                                                                                         |
| 1   | ACOK            | 0       | N/A                 | N/A             | R   | 0: V <sub>IN</sub> not power good<br>1: V <sub>IN</sub> power good                        | This bit indicates the<br>power good status.<br>It is set to 0 by<br>default.                                                          |
| 0   | VSYS_STAT       | 0       | N/A                 | N/A             | R   | 0: In VSYSMIN<br>regulation<br>1: Not in VSYSMIN<br>regulation                            | This bit indicates the<br>VSYS regulation<br>status. It is set to 0<br>by default.                                                     |



## **REG14H: Fault Register**

| Bit | Name               | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description                                                                                                  | Comment                                                                                           |
|-----|--------------------|---------|---------------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| 7   | WATCHDOG<br>_FAULT | 0       | N/A                 | N/A             | R   | 0: Normal operation<br>1: The watchdog<br>timer has expired                                                  | This bit indicates<br>whether a watchdog<br>fault has occurred. It<br>is set to 0 by default.     |
| 6   | OTG_FAULT          | 0       | N/A                 | N/A             | R   | 0: Normal operation<br>1: VBUS is<br>overloaded, or VBUS<br>over-voltage<br>protection (OVP) has<br>occurred | This bit indicates<br>whether an OTG<br>mode fault has<br>occurred. It is set to<br>0 by default. |
| 5   | CHG_FAULT<br>[1]   | 0       | N/A                 | N/A             | R   | 00: Normal operation<br>01: Input over-voltage<br>protection (OVP) has<br>occurred<br>10: Thermal            | These bits indicate<br>whether a charge<br>fault has occurred.<br>They are set to 00              |
| 4   | CHG_FAULT<br>[0]   | 0       | N/A                 | N/A             | R   | shutdown has<br>occurred<br>11: The safety timer<br>has expired                                              | by default. If several faults occur, it goes in the following order: 01, 10, then 11.             |
| 3   | BATT_<br>FAULT     | 0       | N/A                 | N/A             | R   | 0: Normal operation<br>1: Battery over-<br>voltage protection<br>(OVP) has occurred                          | This bit indicates<br>whether a battery<br>fault has occurred. It<br>is set to 0 by default.      |
| 2   | NTC_FAULT<br>[2]   | 0       | N/A                 | N/A             | R   | 000: Normal<br>001: NTC cold<br>010: NTC cool<br>011: NTC warm                                               | These bits indicate                                                                               |
| 1   | NTC_FAULT<br>[1]   | 0       | N/A                 | N/A             | R   |                                                                                                              | whether an NTC<br>fault has occurred.<br>They are set to 000                                      |
| 0   | NTC_FAULT<br>[0]   | 0       | N/A                 | N/A             | R   | 100: NTC hot                                                                                                 | They are set to 000 by default.                                                                   |

## **REG16~17H: ADC Battery Voltage Result**

| Bit | Name                  | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|-----------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | V <sub>BATT</sub> [9] | N/A     | N/A                 | N/A             | R   | 6400mV.     |                                        |
| 14  | Vbatt[8]              | N/A     | N/A                 | N/A             | R   | 3200mV.     |                                        |
| 13  | Vbatt <b>[7]</b>      | N/A     | N/A                 | N/A             | R   | 1600mV.     |                                        |
| 12  | Vbatt <b>[6]</b>      | N/A     | N/A                 | N/A             | R   | 800mV.      | These bits indicate                    |
| 11  | V <sub>BATT</sub> [5] | N/A     | N/A                 | N/A             | R   | 400mV.      | These bits indicate the ADC conversion |
| 10  | V <sub>BATT</sub> [4] | N/A     | N/A                 | N/A             | R   | 200mV.      | of the battery voltage.                |
| 9   | Vbatt[3]              | N/A     | N/A                 | N/A             | R   | 100mV.      | vollage.                               |
| 8   | Vbatt[2]              | N/A     | N/A                 | N/A             | R   | 50mV.       |                                        |
| 7   | Vbatt[1]              | N/A     | N/A                 | N/A             | R   | 25mV.       |                                        |
| 6   | V <sub>BATT</sub> [0] | N/A     | N/A                 | N/A             | R   | 12.5mV.     |                                        |



| 5 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
|---|----------|-----|-----|-----|-----|-----------|-----------|
| 4 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 3 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 2 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 1 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 0 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |

## REG18~19H: ADC System Voltage Result

| Bit | Name                 | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|----------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | Vsys[9]              | N/A     | N/A                 | N/A             | R   | 6400mV.     |                                        |
| 14  | Vsys[8]              | N/A     | N/A                 | N/A             | R   | 3200mV.     |                                        |
| 13  | Vsys[7]              | N/A     | N/A                 | N/A             | R   | 1600mV.     |                                        |
| 12  | V <sub>SYS</sub> [6] | N/A     | N/A                 | N/A             | R   | 800mV.      | These bits indicate                    |
| 11  | Vsys[5]              | N/A     | N/A                 | N/A             | R   | 400mV.      | These bits indicate the ADC conversion |
| 10  | Vsys[4]              | N/A     | N/A                 | N/A             | R   | 200mV.      | of the system                          |
| 9   | Vsys[3]              | N/A     | N/A                 | N/A             | R   | 100mV.      | voltage.                               |
| 8   | Vsys[2]              | N/A     | N/A                 | N/A             | R   | 50mV.       |                                        |
| 7   | V <sub>SYS</sub> [1] | N/A     | N/A                 | N/A             | R   | 25mV.       |                                        |
| 6   | Vsys[0]              | N/A     | N/A                 | N/A             | R   | 12.5mV.     |                                        |
| 5   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 4   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 3   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 2   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 1   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 0   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |



# **REG1A~1BH: ADC Battery Charge Current Result**

| Bit | Name                 | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|----------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | Існб[9]              | N/A     | N/A                 | N/A             | R   | 6400mA.     |                                        |
| 14  | I <sub>CHG</sub> [8] | N/A     | N/A                 | N/A             | R   | 3200mA.     |                                        |
| 13  | Iснg[7]              | N/A     | N/A                 | N/A             | R   | 1600mA.     |                                        |
| 12  | Існб[6]              | N/A     | N/A                 | N/A             | R   | 800mA.      | These bits indicate                    |
| 11  | Існб[5]              | N/A     | N/A                 | N/A             | R   | 400mA.      | These bits indicate the ADC conversion |
| 10  | ICHG[4]              | N/A     | N/A                 | N/A             | R   | 200mA.      | of the charge                          |
| 9   | I <sub>СНG</sub> [3] | N/A     | N/A                 | N/A             | R   | 100mA.      | current.                               |
| 8   | ICHG[2]              | N/A     | N/A                 | N/A             | R   | 50mA.       |                                        |
| 7   | Iснg[1]              | N/A     | N/A                 | N/A             | R   | 25mA.       |                                        |
| 6   | Існб[0]              | N/A     | N/A                 | N/A             | R   | 12.5mA.     |                                        |
| 5   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 4   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 3   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 2   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 1   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 0   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |

## **REG1C~1DH: ADC Input Voltage Result**

| Bit | Name                | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|---------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | V <sub>IN</sub> [9] | N/A     | N/A                 | N/A             | R   | 12800mV.    |                                        |
| 14  | V <sub>IN</sub> [8] | N/A     | N/A                 | N/A             | R   | 6400mV.     |                                        |
| 13  | Vin[7]              | N/A     | N/A                 | N/A             | R   | 3200mV.     |                                        |
| 12  | Vin[6]              | N/A     | N/A                 | N/A             | R   | 1600mV.     |                                        |
| 11  | Vin[5]              | N/A     | N/A                 | N/A             | R   | 800mV.      | These bits indicate the ADC conversion |
| 10  | V <sub>IN</sub> [4] | N/A     | N/A                 | N/A             | R   | 400mV.      | of the input voltage.                  |
| 9   | V <sub>IN</sub> [3] | N/A     | N/A                 | N/A             | R   | 200mV.      |                                        |
| 8   | VIN[2]              | N/A     | N/A                 | N/A             | R   | 100mV.      |                                        |
| 7   | Vin[1]              | N/A     | N/A                 | N/A             | R   | 50mV.       |                                        |
| 6   | Vin[0]              | N/A     | N/A                 | N/A             | R   | 25mV.       |                                        |
| 5   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 4   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 3   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 2   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 1   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |



| 0 RESERVED N/A N/A N/A N/A Reserved. Reserved. |
|------------------------------------------------|
|------------------------------------------------|

# REG1E~1FH: ADC Input Current Result

| Bit | Name                | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                                          |
|-----|---------------------|---------|---------------------|-----------------|-----|-------------|------------------------------------------------------------------|
| 15  | I <sub>IN</sub> [9] | N/A     | N/A                 | N/A             | R   | 3200mA.     |                                                                  |
| 14  | lın[8]              | N/A     | N/A                 | N/A             | R   | 1600mA.     |                                                                  |
| 13  | lın[7]              | N/A     | N/A                 | N/A             | R   | 800mA.      |                                                                  |
| 12  | I <sub>IN</sub> [6] | N/A     | N/A                 | N/A             | R   | 400mA.      |                                                                  |
| 11  | lın[5]              | N/A     | N/A                 | N/A             | R   | 200mA.      | These bits indicate                                              |
| 10  | lın[4]              | N/A     | N/A                 | N/A             | R   | 100mA.      | <ul> <li>the ADC conversion<br/>of the input current.</li> </ul> |
| 9   | lın[3]              | N/A     | N/A                 | N/A             | R   | 50mA.       |                                                                  |
| 8   | lın[2]              | N/A     | N/A                 | N/A             | R   | 25mA.       |                                                                  |
| 7   | I <sub>IN</sub> [1] | N/A     | N/A                 | N/A             | R   | 12.5mA.     |                                                                  |
| 6   | lın[0]              | N/A     | N/A                 | N/A             | R   | 6.25mA.     |                                                                  |
| 5   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved                                                         |
| 4   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |
| 3   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |
| 2   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |
| 1   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |
| 0   | RESERVED            | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |

## REG20~21H: ADC OTG Output Voltage Result

| Bit | Name               | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                                          |
|-----|--------------------|---------|---------------------|-----------------|-----|-------------|------------------------------------------------------------------|
| 15  | Vin_otg <b>[9]</b> | N/A     | N/A                 | N/A             | R   | 12800mV.    |                                                                  |
| 14  | Vin_otg[8]         | N/A     | N/A                 | N/A             | R   | 6400mV.     |                                                                  |
| 13  | Vin_otg <b>[7]</b> | N/A     | N/A                 | N/A             | R   | 3200mV.     |                                                                  |
| 12  | Vin_otg <b>[6]</b> | N/A     | N/A                 | N/A             | R   | 1600mV.     |                                                                  |
| 11  | Vin_otg <b>[5]</b> | N/A     | N/A                 | N/A             | R   | 800mV.      | These bits indicate<br>the ADC conversion<br>of the OTG voltage. |
| 10  | Vin_otg[4]         | N/A     | N/A                 | N/A             | R   | 400mV.      |                                                                  |
| 9   | Vin_otg <b>[3]</b> | N/A     | N/A                 | N/A             | R   | 200mV.      |                                                                  |
| 8   | Vin_otg[2]         | N/A     | N/A                 | N/A             | R   | 100mV.      |                                                                  |
| 7   | Vin_otg[1]         | N/A     | N/A                 | N/A             | R   | 50mV.       |                                                                  |
| 6   | Vin_otg <b>[0]</b> | N/A     | N/A                 | N/A             | R   | 25mV.       |                                                                  |
| 5   | RESERVED           | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |
| 4   | RESERVED           | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |
| 3   | RESERVED           | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                                        |



| 2 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
|---|----------|-----|-----|-----|-----|-----------|-----------|
| 1 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 0 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |

#### **REG22~23H: ADC OTG Output Current Result**

| Bit | Name                    | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|-------------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | Іотб[9]                 | N/A     | N/A                 | N/A             | R   | 3200mA.     |                                        |
| 14  | I <sub>ОТG</sub> [8]    | N/A     | N/A                 | N/A             | R   | 1600mA.     |                                        |
| 13  | <b>І</b> от <b></b> [7] | N/A     | N/A                 | N/A             | R   | 800mA.      |                                        |
| 12  | Іот <b></b> [6]         | N/A     | N/A                 | N/A             | R   | 400mA.      |                                        |
| 11  | Іотс[5]                 | N/A     | N/A                 | N/A             | R   | 200mA.      | These bits indicate                    |
| 10  | Iotg[4]                 | N/A     | N/A                 | N/A             | R   | 100mA.      | the ADC conversion of the OTG current. |
| 9   | I <sub>ОТG</sub> [3]    | N/A     | N/A                 | N/A             | R   | 50mA.       |                                        |
| 8   | Іотб[2]                 | N/A     | N/A                 | N/A             | R   | 25mA.       |                                        |
| 7   | Iotg[1]                 | N/A     | N/A                 | N/A             | R   | 12.5mA.     |                                        |
| 6   | <b>І</b> отд <b>[0]</b> | N/A     | N/A                 | N/A             | R   | 6.25mA.     |                                        |
| 5   | RESERVED                | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 4   | RESERVED                | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 3   | RESERVED                | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 2   | RESERVED                | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 1   | RESERVED                | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 0   | RESERVED                | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |

# **REG24~25H: ADC Junction Temperature Result**

| Bit | Name     | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                     |
|-----|----------|---------|---------------------|-----------------|-----|-------------|---------------------------------------------|
| 15  | TJ[9]    | N/A     | N/A                 | N/A             | R   | 512         |                                             |
| 14  | TJ[8]    | N/A     | N/A                 | N/A             | R   | 256         |                                             |
| 13  | TJ[7]    | N/A     | N/A                 | N/A             | R   | 128         |                                             |
| 12  | TJ[6]    | N/A     | N/A                 | N/A             | R   | 64          | These bits indicate                         |
| 11  | TJ[5]    | N/A     | N/A                 | N/A             | R   | 32          | the ADC conversion<br>of the IC junction    |
| 10  | TJ[4]    | N/A     | N/A                 | N/A             | R   | 16          | temperature sense.<br>$T_J = 903 - 2.578 x$ |
| 9   | TJ[3]    | N/A     | N/A                 | N/A             | R   | 8           | TJ = 903 - 2.578 X<br>T(°C).                |
| 8   | TJ[2]    | N/A     | N/A                 | N/A             | R   | 4           |                                             |
| 7   | TJ[1]    | N/A     | N/A                 | N/A             | R   | 2           |                                             |
| 6   | TJ[0]    | N/A     | N/A                 | N/A             | R   | 1           |                                             |
| 5   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                   |
| 4   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                   |



| 3 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
|---|----------|-----|-----|-----|-----|-----------|-----------|
| 2 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 1 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 0 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |

#### REG26~27H: ADC System Power Result

| Bit | Name                 | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|----------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | P <sub>SYS</sub> [9] | N/A     | N/A                 | N/A             | R   | 64W.        |                                        |
| 14  | Psys[8]              | N/A     | N/A                 | N/A             | R   | 32W.        |                                        |
| 13  | Psys[7]              | N/A     | N/A                 | N/A             | R   | 16W.        |                                        |
| 12  | Psys[6]              | N/A     | N/A                 | N/A             | R   | 8W.         | These bits indicate                    |
| 11  | Psys[5]              | N/A     | N/A                 | N/A             | R   | 4W.         | These bits indicate the ADC conversion |
| 10  | P <sub>SYS</sub> [4] | N/A     | N/A                 | N/A             | R   | 2W.         | of the system                          |
| 9   | Psys[3]              | N/A     | N/A                 | N/A             | R   | 1W.         | power.                                 |
| 8   | Psys[2]              | N/A     | N/A                 | N/A             | R   | 0.5W.       |                                        |
| 7   | Psys[1]              | N/A     | N/A                 | N/A             | R   | 0.25W.      |                                        |
| 6   | Psys[0]              | N/A     | N/A                 | N/A             | R   | 0.125W.     |                                        |
| 5   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 4   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 3   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 2   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 1   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |
| 0   | RESERVED             | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |

### **REG28~29H: ADC Battery Discharge Current Result**

| Bit | Name                      | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                |
|-----|---------------------------|---------|---------------------|-----------------|-----|-------------|----------------------------------------|
| 15  | Ibatt_dsg <b>[9]</b>      | N/A     | N/A                 | N/A             | R   | 6400mA.     |                                        |
| 14  | I <sub>BATT_DSG</sub> [8] | N/A     | N/A                 | N/A             | R   | 3200mA.     |                                        |
| 13  | I <sub>BATT_DSG</sub> [7] | N/A     | N/A                 | N/A             | R   | 1600mA.     |                                        |
| 12  | I <sub>BATT_DSG</sub> [6] | N/A     | N/A                 | N/A             | R   | 800mA.      |                                        |
| 11  | I <sub>BATT_DSG</sub> [5] | N/A     | N/A                 | N/A             | R   | 400mA.      | These bits indicate the ADC conversion |
| 10  | Ibatt_dsg[4]              | N/A     | N/A                 | N/A             | R   | 200mA.      | of the battery                         |
| 9   | I <sub>BATT_DSG</sub> [3] | N/A     | N/A                 | N/A             | R   | 100mA.      | discharge current.                     |
| 8   | I <sub>BATT_DSG</sub> [2] | N/A     | N/A                 | N/A             | R   | 50mA.       |                                        |
| 7   | I <sub>BATT_DSG</sub> [1] | N/A     | N/A                 | N/A             | R   | 25mA.       |                                        |
| 6   | I <sub>BATT_DSG</sub> [0] | N/A     | N/A                 | N/A             | R   | 12.5mA.     |                                        |
| 5   | RESERVED                  | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                              |



| 4 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
|---|----------|-----|-----|-----|-----|-----------|-----------|
| 3 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 2 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 1 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
| 0 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |

## **REG2BH: Battery Over-Voltage Protection Deglitch Time**

| Bit | Name              | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description        | Comment                                      |
|-----|-------------------|---------|---------------------|-----------------|-----|--------------------|----------------------------------------------|
| 7   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 6   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 5   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 4   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 3   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 2   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 1   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.          | Reserved.                                    |
| 0   | VBATT_<br>OVP_DGL | 1       | Y                   | Y               | R/W | 0: 200µs<br>1: 0µs | This bit is set to 1 by default via the OTP. |

## **REG2DH: Battery Voltage Loop Enable**

| Bit | Name            | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description               | Comment                          |
|-----|-----------------|---------|---------------------|-----------------|-----|---------------------------|----------------------------------|
| 7   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 6   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 5   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 4   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 3   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 2   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 1   | RESERVED        | N/A     | N/A                 | N/A             | N/A | Reserved.                 | Reserved.                        |
| 0   | VBATT_<br>LP_EN | 1       | Y                   | Y               | R/W | 0: Disabled<br>1: Enabled | This bit is set to 1 by default. |

## **REG30H: Battery Pre-charge Threshold Option**

| Bit | Name              | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description              | Comment                                      |
|-----|-------------------|---------|---------------------|-----------------|-----|--------------------------|----------------------------------------------|
| 7   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.                | Reserved.                                    |
| 6   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.                | Reserved.                                    |
| 5   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.                | Reserved.                                    |
| 4   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.                | Reserved.                                    |
| 3   | VBATT_PR<br>E_SEL | 1       | Y                   | Y               | R/W | 0: Option1<br>1: Option2 | This bit is set to 1 by default via the OTP. |
| 2   | RESERVED          | N/A     | N/A                 | N/A             | N/A | Reserved.                | Reserved.                                    |

MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2023 MPS. All Rights Reserved.



| 1 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |
|---|----------|-----|-----|-----|-----|-----------|-----------|
| 0 | RESERVED | N/A | N/A | N/A | N/A | Reserved. | Reserved. |

## **REG31H: System Voltage Threshold for Pulse Skipping**

| Bit | Name             | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description          | Comment                    |
|-----|------------------|---------|---------------------|-----------------|-----|----------------------|----------------------------|
| 7   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.            | Reserved.                  |
| 6   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.            | Reserved.                  |
| 5   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.            | Reserved.                  |
| 4   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.            | Reserved.                  |
| 3   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.            | Reserved.                  |
| 2   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.            | Reserved.                  |
| 1   | VSYS_SKIP<br>[1] | 1       | Y                   | Y               | R/W | 00: 102%<br>01: 103% | These bits are set to      |
| 0   | VSYS_SKIP<br>[0] | 1       | Y                   | Y               | R/W | 10: 104%<br>11: 101% | 11 by default via the OTP. |

#### REG33H: INT Mask for Hi-Z Mode Entry and Exit

| Bit | Name             | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description                | Comment                                                                                                             |
|-----|------------------|---------|---------------------|-----------------|-----|----------------------------|---------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |
| 6   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |
| 5   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |
| 4   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |
| 3   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |
| 2   | HIZ_INT_<br>MASK | 1       | Y                   | Y               | R/W | 0: Masked<br>1: Not masked | This bit configures<br>the INT output for<br>Hi-Z mode entry and<br>exit. It is set to 1 by<br>default via the OTP. |
| 1   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |
| 0   | RESERVED         | N/A     | N/A                 | N/A             | N/A | Reserved.                  | Reserved.                                                                                                           |

### **REG36H: Analog Frequency Loop Enable**

| Bit | Name     | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment   |
|-----|----------|---------|---------------------|-----------------|-----|-------------|-----------|
| 7   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved. |
| 6   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved. |
| 5   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved. |
| 4   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved. |
| 3   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved. |
| 2   | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved. |



| 1 | FS_LOOP_<br>EN | 0   | Y   | Y   | R/W | 0: Disable the analog<br>frequency loop<br>1: Enable the analog<br>frequency loop | When the analog<br>frequency loop is<br>disabled, an<br>alternative toFF<br>calculation is used<br>to calibrate the<br>switching frequency. |
|---|----------------|-----|-----|-----|-----|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | RESERVED       | N/A | N/A | N/A | N/A | Reserved.                                                                         | Reserved.                                                                                                                                   |

## REG40~41H: ADC Result for NTC voltage

| Bit | Name     | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description | Comment                                    |
|-----|----------|---------|---------------------|-----------------|-----|-------------|--------------------------------------------|
| 15  | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                  |
| 14  | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                  |
| 13  | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                  |
| 12  | RESERVED | N/A     | N/A                 | N/A             | N/A | Reserved.   | Reserved.                                  |
| 11  | NTC [11] | N/A     | N/A                 | N/A             | R   | 2048        |                                            |
| 10  | NTC [10] | N/A     | N/A                 | N/A             | R   | 1024        |                                            |
| 9   | NTC [9]  | N/A     | N/A                 | N/A             | R   | 512         |                                            |
| 8   | NTC 8]   | N/A     | N/A                 | N/A             | R   | 256         | These bits indicate                        |
| 7   | NTC [7]  | N/A     | N/A                 | N/A             | R   | 128         | the ADC conversion                         |
| 6   | NTC [6]  | N/A     | N/A                 | N/A             | R   | 64          | of the NTC voltage versus the reference    |
| 5   | NTC [5]  | N/A     | N/A                 | N/A             | R   | 32          | voltage (1.6V). The<br>real NTC voltage is |
| 4   | NTC [4]  | N/A     | N/A                 | N/A             | R   | 16          | NTC [11:0] x                               |
| 3   | NTC [3]  | N/A     | N/A                 | N/A             | R   | 8           | 1.6V/4096.                                 |
| 2   | NTC [2]  | N/A     | N/A                 | N/A             | R   | 4           |                                            |
| 1   | NTC [1]  | N/A     | N/A                 | N/A             | R   | 2           |                                            |
| 0   | NTC [0]  | N/A     | N/A                 | N/A             | R   | 1           |                                            |



## REG48H: Hi-Z Mode Indication (DC/DC Switcher is Off)

| Bit | Name      | Default | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description                                            | Comment                                              |
|-----|-----------|---------|---------------------|-----------------|-----|--------------------------------------------------------|------------------------------------------------------|
| 7   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 6   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 5   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 4   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 3   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 2   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 1   | RESERVED  | N/A     | N/A                 | N/A             | N/A | Reserved.                                              | Reserved.                                            |
| 0   | HI-Z MODE | 0       | N/A                 | N/A             | R   | 0: Buck charge or<br>boost charge mode<br>1: Hi-Z mode | This bit indicates the state of the DC/DC operation. |



# **APPLICATION INFORMATION**

#### Selecting the Input Current-Sense Filter

The MP2762A has an input current loop to limit the output current drawn from the USB port. An external current-sense resistor is required to sense the average input current. The input current sensed through IAP/IAN covers the ripple current and improves the input current accuracy and loop stability.

Figure 20 shows a recommended application that can filter noise.



Figure 20: Input Current-Sense Filter

#### **Selecting the Input Capacitor**

The input capacitor from the typical application circuit absorbs the maximum ripple current from the PWM converter (see Figure 25 on page 58). The worst-case RMS ripple current is half of the

output current when the duty cycle is 50% in buck mode, estimated with Equation (5):

$$I_{CIN_{RMS}} = I_{SYS} x \frac{\sqrt{V_{SYS} x (V_{IN} - V_{SYS})}}{V_{IN}}$$
(5)

Low-ESR ceramic capacitors with X7R or X5R dielectrics are recommended to be the input decoupling capacitor, and should be placed as close as possible to IN and PGND. Their voltage rating must exceed the normal input voltage level. A capacitor with a minimum 25V rating is recommended for input voltages between 19V and 20V.

#### Selecting the VMAX\_BST Output Capacitor

The MP2762A has an integrated charge pump to power the high-side MOSFET (HS-FET) driver. An external output capacitor must be placed between the VMAX\_BST pin and PGND to act as an output capacitor for the integrated charge pump. In addition to the charge pump output, several other paths can supplement the output capacitor (see Figure 21). To limit the inrush current flowing into the capacitor during input power or battery hot insertion, place an additional 100 $\Omega$  resistor in series with the charge pump output capacitor.



Figure 21: VMAX\_BST Circuit Diagram



#### VCC Decoupling Capacitor

VCC is an internal LDO output. An external 10µF decoupling capacitor must be placed between VCC and AGND.

#### INT and PROCHOT Pull-Up

Both the INT and PROCHOT pins are opendrain outputs that interrupt operation if any status or faults occurs. To deliver high logic, these pins must be pulled up to an external power source by  $10k\Omega$  to  $100k\Omega$  resistors.

#### **NTC Sense Resistive Divider**

In real applications, an external thermistor (negative temperature coefficient) is placed close to the battery to sense the battery's temperature. The MP2762A measures the battery temperature by monitoring the voltage ratio between the NTC and VNTC pins (see Figure 22). Every temperature corresponds to a The MP2762A voltage ratio. has four temperature thresholds to satisfy JEITA requirements.



#### Figure 22: Temperature Sensing

For a given NTC thermistor, the NTC hot and cold temperature points can be calculated with Equation (6) and Equation (7), respectively:

$$\frac{\frac{R_{L}xR_{NTC\_HOT}}{R_{L}+R_{NTC\_HOT}}}{R_{H}+\frac{R_{L}xR_{NTC\_HOT}}{R_{L}+R_{NTC\_HOT}}} = \frac{V_{HOT}}{V_{VNTC}}$$
(6)

$$\frac{\frac{R_{L}xR_{NTC\_COLD}}{R_{L}+R_{NTC\_COLD}}}{R_{H}+\frac{R_{L}xR_{NTC\_COLD}}{R_{L}+R_{NTC\_COLD}}} = \frac{V_{COLD}}{V_{VNTC}}$$
(7)

Where  $R_{NTC\_HOT}$  is the thermistor value at the expected hot temperature protection point, and  $R_{NTC\_COLD}$  is the thermistor value at the expected cold temperature protection point.  $V_{HOT}$  /  $V_{VNTC}$  and  $V_{COLD}$  /  $V_{VNTC}$  are 48.3% and 71.1%, respectively.

Assume the expected hot and cold temperature thresholds are 60°C and 0°C. Using a 104AT thermistor as an example, the thermistor values are:

•  $R_{NTC_{COLD}} = 390.3 k\Omega$ 

•  $R_{NTC_HOT} = 19.72k\Omega$ 

 $R_{\rm H}$  and  $R_{\rm L}$  can be calculated with Equation (6) and Equation (7).  $R_{\rm H}$  = 13.79k $\Omega$  and  $R_{\rm L}$  = 37.15k $\Omega.$ 

#### Selecting the Inductor

Inductor selection is a tradeoff between cost, size, and efficiency. A lower-value inductor offers a smaller size, but results in higher ripple current, magnetic hysteresis losses, and output capacitance. The inductor ripple current should not exceed 30% of the maximum load current under worst-case conditions.

The MP2762A has three options for the switching frequency. A higher switching frequency allows the use of smaller inductor and capacitor values. The inductor saturation current should be higher than the load current plus half the ripple current. The MP2762A supports interleaving dual-phase operation, which reduces the output current ripple. This allows a smaller inductor to be used, which balances DCR and size. The recommended inductors are based on a 50% current ripple.



The inductor ripple current in buck operation depends on the input voltage, duty cycle, switching frequency, and inductance. The inductance can be calculated with Equation (8):

$$L = \frac{V_{IN} - V_{SYS}}{\Delta I_{L}} \times \frac{V_{SYS}}{V_{IN} \times f_{SW}}$$
(8)

The inductor's peak current can be calculated with Equation (9):

$$I_{\text{PEAK}} = I_{\text{LOAD(MAX)}} + \frac{\Delta I_{\text{L}}}{2}$$
(9)

Where  $V_{IN}$  is the input voltage,  $V_{SYS}$  is the system voltage,  $f_{SW}$  is the switching frequency, and  $\Delta I_L$  is the expected inductor current ripple.

Table 1 lists how to select the inductance based on different voltages in buck mode.

| Table 1: Inductance | Values for | <b>Buck Mode</b> |
|---------------------|------------|------------------|
|---------------------|------------|------------------|

| Specs           | Inductance Selection                                                                                          |                  |       |      |          |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------|------------------|-------|------|----------|--|--|--|
| V <sub>IN</sub> | Calculations                                                                                                  | L <sub>MIN</sub> | L     | ISAT | DCR (mΩ) |  |  |  |
| 9V              | $V_{\rm IN}$ - $V_{\rm SYS}$ V <sub>SYS</sub>                                                                 | 0.65µH           | 1.5µH | >6.7 | <20      |  |  |  |
| 12V             | $L = \frac{\Delta I_{\rm L}}{\Delta I_{\rm L}} \times \frac{\Delta I_{\rm SW}}{V_{\rm IN} \times f_{\rm SW}}$ | 1.2µH            | 1.5µH | >7.1 | <20      |  |  |  |
| 15V             | $\Delta I_L = 0.5 \times I_{SYS} = 3A$                                                                        | 1.5µH            | 1.5µH | >7.5 | <20      |  |  |  |
| 20V             | $f_{SW} = 800 \text{ kHz}$                                                                                    | 2.0µH            | 2.2µH | >7.4 | <20      |  |  |  |

When the MP2762A operates in boost mode, the required inductance can be estimated with Equation (10):

$$L = \frac{V_{IN} x (V_{SYS} - V_{IN})}{V_{SYS} x f_{SW} x \Delta I_L}$$
(10)

The peak current of the inductor can be estimated with Equation (11):

$$I_{\text{PEAK}} = I_{\text{IN(MAX)}} + \frac{\Delta I_{\text{L}}}{2}$$
(11)

Table 2 lists how to select the inductance based on different voltages in boost mode.

| Specs | Inductance Selection                                                                                                               |       |       |      |          |  |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|----------|--|--|--|
| VIN   | Calculations                                                                                                                       | LMIN  | L     | ISAT | DCR (mΩ) |  |  |  |
| 5V    | $L = \frac{V_{IN}x(V_{SYS} - V_{IN})}{V_{SYS}xf_{SW}x\Delta I_L}$ $\Delta I_L = 0.5 \ x \ I_{IN} = 2.5A$ $f_{SW} = 800 \text{kHz}$ | 1.1µH | 1.5µH | >7   | <20      |  |  |  |

 Table 2: Inductance Values for Boost Mode

A  $1.5\mu$ H inductor with a >7.5A saturation current is recommended for most specifications. However, for applications that allow for a higher ripple current, a lower-value inductor can be used to reduce PCB size.

# Selecting the System Capacitor

The output capacitor  $(C_{SYS})$  from the typical application circuit is parallel to the SYS load (see Figure 25 on page 58).  $C_{SYS}$  absorbs the high-frequency switching ripple current and smooths the output voltage. Its impedance must be below that of the system load to ensure that it absorbs the ripple current.

Ceramic capacitors are recommended for their low ESR and small size, which allows the ESR of the output capacitor to be ignored. The output voltage ripple can be estimated with Equation (12):

$$\frac{\Delta V_{SYS}}{V_{SYS}} = \frac{1 - \frac{V_{SYS}}{V_{IN}}}{8xC_{SYS}xf_{SW}^2 xL}$$
(12)

The maximum output voltage ripple occurs at the minimum system voltage and the maximum input voltage. Assume that  $\pm 0.2\%$  output ripple voltage should be obtained CCM mode.

Then  $C_{SYS}$  can be estimated with Equation (13):

$$C_{SYS} = \frac{1 - \frac{V_{SYS}}{V_{IN}}}{8xf_{SW}^2 x Lx \frac{\Delta V_{SYS}}{V_{SYS}}}$$
(13)



Based on Equation (13),  $C_{SYS}$  must be  $44\mu F$ .

To further improve loop stability, use a minimum  $60\mu$ F capacitor. For an output capacitor, the recommended ceramic capacitor is 25V, with X7R or X5R dielectrics.

#### **Battery Insertion Protection**

For applications where the battery should be hotplugged into the MP2762A while  $V_{IN}$  is present, it is recommended to place a 3A Schottky diode in parallel with the BATFET (Q7) (see Figure 23). This external Schottky diode absorbs the large inrush current from the battery pack, and guarantees that the MP2762A operates normally. The Schottky diode's peak forward surge current rating should exceed the actual peak inrush current, which varies with the BATT and SYS capacitances.

An external Schottky diode is not required if  $V_{IN}$  is not present during battery insertion.



**Figure 23: Battery Insertion Protection Circuit** 



#### **PCB Layout Guidelines**

Efficient PCB layout is critical for specified noise, efficiency, and stability requirements. A 4-layer or greater PCB is recommended. For the best performance, refer to Figure 24 and follow the guidelines below:

- 1. The VMAX\_BST capacitor should be connected to PGND. Place one  $100\Omega$  resistor in series with the VMAX\_BST capacitor.
- 2. Connect AGND to PGND to each decoupling capacitor via a single-point connection.
- 3. Connect SW2 to BST2, and place a BST capacitor directly on top of BST2. The internal path for BST2 is longer than BST1, so the two phases require additional leverage.

- 4. Place the VCC capacitor close to the VCC and AGND pins.
- 5. A Kelvin connection is required for the input current-sense resistor.
- 6. Place capacitors between VIN and PGND, as close as possible.
- 7. For the input current sense, use CM and DM filters.



Figure 24: Recommended PCB Layout



# **TYPICAL APPLICATION CIRCUIT**



#### Figure 25: Typical Application Circuit

| Table | 3. | Kev | ROM | for | Figure | 25 |
|-------|----|-----|-----|-----|--------|----|
| Iable | э. | ney | DOW | 101 | Iguie  | ZJ |

| Qty | Ref                                       | Value  | Description                                    | Package | Manufacturer |
|-----|-------------------------------------------|--------|------------------------------------------------|---------|--------------|
| 8   | C1, C8, C9,<br>C10, C11,<br>C14, C15, C16 | 22µF   | Ceramic capacitor, 25V, X5R or X7R             | 0805    | Any          |
| 1   | C2                                        | 1µF    | Ceramic capacitor, 25V, X5R or X7R             | 0603    | Any          |
| 1   | C3                                        | 100nF  | Ceramic capacitor, 25V, X5R or X7R             | 0603    | Any          |
| 3   | C4, C5, C6                                | 470nF  | Ceramic capacitor, 25V, X5R or X7R             | 0603    | Any          |
| 1   | C7                                        | 100nF  | Ceramic capacitor, 50V, X5R or X7R             | 0603    | Any          |
| 1   | C12                                       | 10µF   | Ceramic capacitor, 25V, X5R or X7R             | 0603    | Any          |
| 1   | R1                                        | 10mΩ   | Film resistor, 1%                              | 1206    | Any          |
| 2   | R2, R3                                    | 2Ω     | Film resistor, 1%                              | 0603    | Any          |
| 1   | R4                                        | 100Ω   | Film resistor, 1%                              | 0603    | Any          |
| 1   | RT1                                       | 13.7kΩ | Film resistor, 1%                              | 0603    | Any          |
| 1   | RT2                                       | 37.4kΩ | Film resistor, 1%                              | 0603    | Any          |
| 2   | L1, L2                                    | 1.5µH  | Inductor, 1.5µH, low DCR, I <sub>SAT</sub> >7A | SMD     | Any          |



# **PACKAGE INFORMATION**



TOP VIEW





#### **RECOMMENDED LAND PATTERN**

## QFN-30 (4mmx5mm)



**BOTTOM VIEW** 

#### NOTE:

 LAND PATTERN OF PIN1,4 AND PIN7 HAVE THE SAME LENGTH AND WIDTH.
 LAND PATTERN OF PIN16~22 HAVE THE SAME LENGTH AND WIDTH.
 ALL DIMENSIONS ARE IN MILLIMETERS.
 LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-220.
 DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number          | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|----------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MP2762AGV-<br>xxxx-Z | QFN-30<br>(4mmx5mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



# **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description                                                                                                                                                                                                                                                                                                                                                              | Pages Updated |
|------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.0        | 12/11/2020           | Initial Release                                                                                                                                                                                                                                                                                                                                                          | -             |
|            |                      | Updated the part number to "MP2762A-0000" in the<br>Evaluation Kit EVKT-MP2762A section                                                                                                                                                                                                                                                                                  | 3             |
|            |                      | Updated "-Z" to "-Z"                                                                                                                                                                                                                                                                                                                                                     | 3, 60         |
|            |                      | Updated "VBATT_PRE" to "VBATT_PRE+"                                                                                                                                                                                                                                                                                                                                      | 8, 23–25      |
|            |                      | Updated the auto-recharge battery voltage threshold parameter's unit to "mv/cell"                                                                                                                                                                                                                                                                                        | 9             |
|            |                      | Added conditions for the total charger timer parameter                                                                                                                                                                                                                                                                                                                   | 12            |
|            |                      | Removed Table 1 from and added Figure 5 to the Operation Modes section                                                                                                                                                                                                                                                                                                   | 21–22         |
|            |                      | Updated section title from "NVDC Power Path Power<br>Management" to "NVDC Power Path Management"                                                                                                                                                                                                                                                                         | 23            |
|            |                      | Update figure numbers                                                                                                                                                                                                                                                                                                                                                    | 22–58         |
|            |                      | <ul> <li>Updated the NVDC Power Path Management section:</li> <li>Updated "via the buck or boost converter" to "via the buck converter"</li> <li>Updated "the battery FET fully turns on once V<sub>BATT</sub> &gt; V<sub>BATT_PRE</sub> + 140mV" to "the battery FET fully turns on once V<sub>BATT</sub> &gt; V<sub>BATT_PRE</sub> + V<sub>BATT_PRE+</sub>"</li> </ul> | 23            |
| 1.1        | 7/14/2023            | Updated "boost mode" to "OTG mode" and "0.125W/bits" to<br>"0.125W/bit" in the System Power Monitor Analog Output<br>(PSYS) section                                                                                                                                                                                                                                      | 26            |
|            |                      | Removed the clock stretching function from the I <sup>2</sup> C interface section                                                                                                                                                                                                                                                                                        | 28            |
|            |                      | Updated Figures 12–15                                                                                                                                                                                                                                                                                                                                                    | 28–29         |
|            |                      | Updated the comment for REG04H, bit[0]                                                                                                                                                                                                                                                                                                                                   | 33            |
|            |                      | Updated the comment for REG08H, bit[2]                                                                                                                                                                                                                                                                                                                                   | 36            |
|            |                      | Updated the comment for REG0AH, bits[3:2]                                                                                                                                                                                                                                                                                                                                | 37            |
|            |                      | Updated the Reset by REG_RST and Reset by WTD columns for REG0BH~REG12H, REG2BH, REG2DH, REG30H, REH31H, REG33H, and REG36H                                                                                                                                                                                                                                              | 38–42, 49–51  |
|            |                      | Updated the comment for REG0DH, bits[5:2]                                                                                                                                                                                                                                                                                                                                | 39            |
|            |                      | Updated the default value for REG12H, bit[2]                                                                                                                                                                                                                                                                                                                             | 41            |
|            |                      | Updated the description for REG13H, bits[4:2]                                                                                                                                                                                                                                                                                                                            | 42            |
|            |                      | Updated the comments for REG20~21H                                                                                                                                                                                                                                                                                                                                       | 46            |
|            |                      | Updated "see Figure 22 on page 56" to "see Figure 25 on page 58"                                                                                                                                                                                                                                                                                                         | 53, 55        |
|            |                      | Updated Equation 9; updated Equations 11–13                                                                                                                                                                                                                                                                                                                              | 55            |
|            |                      | Updated table numbering                                                                                                                                                                                                                                                                                                                                                  | 55, 58        |
|            |                      | Added the Battery Insertion Protection section; added Figure 23                                                                                                                                                                                                                                                                                                          | 56            |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that thirdparty Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.